High Speed Digitizers EVLA Advisory Committee Meeting March 19-20, 2009 Steven Durand & Mike Revnell.

Slides:



Advertisements
Similar presentations
Quest Web-Browser Interface. Home Page This is the Home Page of the Quest Browser Interface. This page will show the site information, and any active.
Advertisements

Chubaka Producciones Presenta :.
DATA TRANSMISSION SYSTEM MIKE REVNELL. OUTLINE Top level specifications Basic architecture Fiber plant DTS module Digitizers Formatter Deformatter Transition.
The LAr ROD Project and Online Activities Arno Straessner and Alain, Daniel, Annie, Manuel, Imma, Eric, Jean-Pierre,... Journée de réflexion du DPNC Centre.
EVLA SAMPLERS " High speed wide band 3-bit for most bands " Lower speed narrower band 8-bit for bands with RFI. 1.
2012 JANUARY Sun Mon Tue Wed Thu Fri Sat
Networked HVAC Controller Bradley University Department of Electrical & Computer Engineering By: Ed Siok Advisor: Dr. Malinowski.
Front end design Front end like SEQUOIA, except that both signal polarizations combined with ortho-mode transition. Entire signal band down-converted.
Senior Capstone Project: Fast Tuning Synthesizer Member: Nathan Roth Advisors: Dr. Huggins Dr. Shastry Mr. James Jensen Date:March 4, 2004.
Signal Processing for Aperture Arrays. AAVS1 256 antenna elements distributed over –4 stations –64 elements each.
Bob Lill Undulator Systems – BPM April 20, 2006 Undulator Cavity BPM Status and Plans.
EVLA Fiber Selection Critical Design Review December 5, 2001.
Transition Converter " Supply signals from new antennas to old correlator. " Will be discarded or abandoned in place when old correlator is turned off.
Electrical Integration WBS Eric J. Mannel Columbia University Electronics Project Engineer VTX and FVTX.
SJD/TAB1 EVLA Fiber Selection Critical Design Review December 5, 2001.
PACS IBDR 27/28 Feb 2002 PACS CRE1 PACS CRE development Ybe Creten, Patrick Merken, Jan Putzeys, Vic Fonderie, Chris Van Hoof IMEC.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Systems Integration and Testing EVLA Advisory Committee Meeting, March 19-20, 2009 Jim Jackson Systems Engineer.
TMDB delay and production plan Augusto. TMDB Prototype Status The prototype boards almost fully assembled should be delivered this week ( May 5 th ) First.
1 of 22 Glaciers and Ice Sheets Interferometric Radar (GISIR) Center for Remote Sensing of Ice Sheets, University of Kansas, Lawrence, KS
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
Copyright © 2007 Heathkit Company, Inc. All Rights Reserved PC Fundamentals Presentation 27 – A Brief History of the Microprocessor.
SJDEVLA Advisory Committee Meeting September 6-7, EVLA Production and Maintenance Steven Durand presenting for the E lectronics Division.
Correlator Growth Path EVLA Advisory Committee Meeting, March 19-20, 2009 Michael P. Rupen Project Scientist for WIDAR.
HBD FEM the block diagram preamp – FEM cable Status Stuffs need to be decided….
Casper 2010Marc Torres Part 2: Building blocks for the next generation.
Integrated receivers for mid-band SKA Suzy Jackson Engineer, Australia Telescope National Facility SKADS FP6 Meeting – Chateau de Limelette – 4-6 November,
P. NapierEVLA Advisory Committee Meeting September 8-9, EVLA Advisory Committee Project Overview P. Napier, Project Manager Management, Schedule,
DATE POWER 2 INCOME JANUARY 100member X 25.00P2, FEBRUARY 200member X 25.00P5, MARCH 400member X 25.00P10, APRIL 800member.
Mark McKinnon NSF Mid-Project Review May 11-12, Baseline Project Definition Mark McKinnon Project Manager.
14 th ESLS RF Meeting – Trieste, September 2010 ALBA RF Status 1/28 ALBA RF Status Francis Perez.
Omnisys There are a few different activities at Omnisys that may be of your interests. –New correlation spectrometer IC’s. –New FFT spectrometers –Future.
2011 Calendar Important Dates/Events/Homework. SunSatFriThursWedTuesMon January
12 September 2006Silicon Strip Detector Readout Module J. Hoffmann SIDEREM SIlicon Strip DEtector REadout Module.
FEE Electronics progress Mezzanine layout progress FEE64 progress FEE64 initial testing Test mezzanine. A few of the remaining tasks 2nd October 2009.
1 Quarterly Technical Report II for Pittsburgh Digital Greenhouse Kyusun Choi The Pennsylvania State University Computer Science and Engineering Department.
SKIROC ADC measurements and cyclic ADC LPC Clermont-Ferrand Laurent ROYER, Samuel MANEN Calice/Eudet electronic meeting Orsay June.
PSD upgrade: concept and plans - Why the PSD upgrade is necessary? - Concept of the PSD temperature stabilization and control - Upgrade of HV control system.
July 2007 SundayMondayTuesdayWednesdayThursdayFridaySaturday
Preparations to Install the HBD for Run 6 Craig Woody BNL PHENIX Weekly Meeting January 26, 2006.
Bill SahrEVLA Advisory Committee Meeting September 8-9, EVLA Monitor & Control.
P.NapierEVLA Advisory Committee, 10 June, EVLA ADVISORY COMMITTEE PROJECT OVERVIEW Scope Organization Schedule Budget, personnel.
S. Smith LCLS Facility Advisory October 12, Beam Position Monitors Facility Advisory Committee October 12, 2006.
St Chad’s Catholic Primary School. January 2004 St Chad’s Catholic Primary School Phase Two new junior classrooms added.
Future LBO Developments
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
ASKAP High Time Res Capabilities
Mark 5 / VLBA Correlator Topics
High speed 12 bits Pipelined ADC proposal for the Ecal
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
Signal Processing for Aperture Arrays
Meeting at CERN March 2011.
PXD Summary Tests PXD9 Pilot Production ASICs Components Plans:
Monitor and Control Software
EVLA Advisory Committee Meeting System Status
EVLA NSF Mid-Project Review System / Antenna Status
EUDET – LPC- Clermont VFE Electronics
EVLA NSF Mid-Project Review System / Antenna Status
Terry Cotter LO/IF Group Leader
13-block rotation schedule
C75 LLRF Cost and Schedule
Rick Perley National Radio Astronomy Observatory
EVLA Advisory Committee Meeting System Status
Mark McKinnon EVLA Project Manager
McDonald’s calendar 2007.
Correlator Growth Path
EVLA Advisory Panel Mtg. System Overview
McDonald’s calendar 2007.
2015 January February March April May June July August September
Presentation transcript:

High Speed Digitizers EVLA Advisory Committee Meeting March 19-20, 2009 Steven Durand & Mike Revnell

High Speed Digitizer Description 8 GHz Bandwidth per polarization –Consists of eight digitizers, each with a bandwidth of 2 GHz –Operates in second Nyquist Zone (2-4 GHz) –Sample clock rate of 4,096 MHz –3-bit output each 2 GHz Bandwidth per polarization –Consists of four digitizers each with a bandwidth of 1 GHz –Operates in second Nyquist zone (1-2 GHz) –Sample clock rate 2,048 MHz –8-bit output each 2

3 Teledyne RAD004 –Teledyne purchased Rockwell Scientific including digitizer division –Teledyne RAD004 6-bit Digitizer – Bits Analog input bandwidth 12 GHz 0.5 Vpp full scale

3-Bit Digitizer Board GHz clock inputFan out buffer

5 100% Performance testing by Teledyne at Wright Patterson Air Force Base

Preproduction Board Laboratory tests 6 Spur Free Dynamic Range (SFDR) of ~18dB indicates a successful implementation 2048 point FFT Data collected in Deformatter board FPGA

3-Bit Digitizer Heat Dissipation 7 4 GHz clock rate power dissipation ~7.5 W out the back Board layout optimized for high speed data performance Forced air ventilation and heat sinks provide the cooling Temperature sensors will be installed on each heat sink Spring retained Heat Sink

Lab bench test indicate the heat sinks provide adequate cooling. Chip case temperature is under 40 C Module is designed dissipate 200 W … present ~80 W 8

Development History Original design (2006) constructed with 2001 date code de-multiplexers Prototype passed engineering laboratory tests (2006) Decision to proceed with Teledyne based design November 2006 Contract to purchase Teledyne digitizers awarded in September 2007 – Delivery of digitizers began in September 2008 Preproduction prototype constructed September 2008 with production parts failed lab tests because of clock rise time problems – Problem traced to de-multiplexer chips with date code 2006 and 2008 – Modified the design and layout to slow rise times. (Version G) Version G is under test Scheduled to start installation in the array June 2009 Plan is to retrofit 18 antennas (8 digitizers each) by July

3-bit Digitizer Summary Version G under test Installation scheduled to start June 2009 Farm-out board assembly – install in existing DTS modules 75% of Teledyne digitizers are in house, remainder by April % of the digitizers chips tested by manufacturer WIDAR verification pending (end-to-end system test) 10

Questions 11

URSI January

13

14