VC707 Evaluation Kit Xilinx Virtex-7 In_0 GTX MHz IDELAY 8B/10B Serilizer 7 0 7IDELAY 0=>K28.5 0=>K28.1 D(15:0) K(1:0) 8B/10B IDELAYCTRL LHC_Clk.

Slides:



Advertisements
Similar presentations
GOLD Generic Opto Link Demonstrator Uli Schäfer 1.
Advertisements

TileCal Optical Multiplexer Board 9U VME Prototype Cristobal Cuenca Almenar IFIC (Universitat de Valencia-CSIC)
Ancillary firmware for the NSW Trigger Processor Lorne Levinson, Weizmann Institute for the NSW Trigger Processor Working Group NSW Electronics Design.
Uli Schäfer JEM Status and Test Results Hardware status JEM0 Hardware status JEM1 RAL test results.
Uli Schäfer JEM Status and plans Hardware status JEM0 Hardware status JEM1 Plans.
Phase-0 topological processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Level-1 Topology Processor for Phase 0/1 - Hardware Studies and Plans - Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Cluster Processor Module : Status, test progress and plan Joint Meeting, Mainz, March 2003.
Uli Schäfer 1 (Not just) Backplane transmission options.
Uli Schäfer 1 JEM1: Status and plans power Jet Sum R S T U VME CC RM ACE CAN Flash TTC JEM1.0 status JEM1.1 Plans.
Uli Schäfer 1 (Not just) Backplane transmission options.
Eunil Won Harvard University April 11, 2003 for ZPD FDR 1 ZPD Prototype Tests and DAQ Implementation Introduction Prototype Tests - Electrical Signals.
1 Design of the Front End Readout Board for TORCH Detector 10, June 2010.
SRS-DTC Links WG5 RD51 Miniweek Alfonso Tarazona Martínez, CERN PH-AID-DT.
Status and planning of the CMX Philippe Laurens for the MSU group Level-1 Calorimeter Trigger General Meeting, CERN May 24, 2012.
TID and TS J. William Gu Data Acquisition 1.Trigger distribution scheme 2.TID development 3.TID in test setup 4.TS development.
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
Uni-Heidelberg, KIP, V.Angelov 1 International Workshop TRDs – Present & Future September, Romania Wafer Tester, Optical Link, GTU V. Angelov Kirchhoff.
PCIe Mezzanine Carrier Pablo Alvarez BE/CO. Functional Specifications External Interfaces User (application) FPGA System FPGA Memory blocks Mezzanine.
Main Board Status MB2 v1 for FATALIC & QIE 10/06/2015Roméo BONNEFOY - LPC Clermont1 Roméo BONNEFOY François Vazeille LPC Clermont-Ferrand.
Pulsar II Hardware Overview Jamieson Olsen, Fermilab 14 April 2014
Atlas L1Calo CMX Card CMX is upgrade of CMM with higher capacity 1)Inputs from JEM or CPM modules – 40 → 160Mbps (400 signals) 2)Crate CMX to System CMX.
LNL 1 SLOW CONTROLS FOR CMS DRIFT TUBE CHAMBERS M. Bellato, L. Castellani INFN Sezione di Padova.
L1Topo-phase0 Uli Schäfer 1. Topo GOLD successfully used to explore technologies and initially verify 6.4Gb/s link integrity over moderate length electrical.
Leo Greiner IPHC DAQ Readout for the PIXEL detector for the Heavy Flavor Tracker upgrade at STAR.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
CSC Endcap Muon Sorter Mezzanine Board Rice University July 4, 2014.
CMX status and plans Yuri Ermoline for the MSU group Level-1 Calorimeter Trigger Joint Meeting CERN, October 2012,
Upgrade of the CSC Endcap Muon Port Card Mikhail Matveev Rice University 1 November 2011.
A CTIVITY II: ALICE ITS R EADOUT E LECTRONICS S ERIAL L INK C HARACTERIZATION Hira Ilyas Madiha Tajwar Jibran Ahmed Raise Ikram (carrier board) Dr. Attiq.
CSC Endcap Muon Port Card and Muon Sorter Status Mikhail Matveev Rice University.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
Leo Greiner PIXEL Hardware meeting HFT PIXEL detector LVDS Data Path Testing.
ATLAS Trigger / current L1Calo Uli Schäfer 1 Jet/Energy module calo µ CTP L1.
FPGA firmware of DC5 FEE. Outline List of issue Data loss issue Command error issue (DCM to FEM) Command lost issue (PC with USB connection to GANDALF)
ERC - Elementary Readout Cell Miguel Ferreira 18 th April 2012
CSC Muon Sorter M. Matveev Rice University January 7, 2003.
Agata Week – LNL 14 November 2007 LLP ATCA Carrier Status M. Bellato on behalf of the LLP Carrier Working Group.
CMX Collection file for current diagrams 30-Apr-2014.
SRS Trigger Processor Option Status and Plans Sorin Martoiu (IFIN-HH)
1 SysCore for N-XYTER Status Report Talk by Dirk Gottschalk Kirchhoff Institut für Physik Universität Heidelberg.
Upgrade of the CSC Endcap Muon Port Card with Spartan-6 FPGA Mikhail Matveev Rice University 30 April 2012.
Adam Marmbrant Samuel Silverstein Stockholm University Link Test Status.
Trigger Workshop: Greg Iles Feb Optical Global Trigger Interface Card Dual CMC card with Virtex 5 LX110T 16 bidirectional.
J. Ye SMU Joint ATLAS-CMS Opto-electronics working group, April 10-11, 2008 CERN 1 Test Results on LOC1 and Design considerations for LOC2 LOC1 test results:
GOLD TESTS (Virtex-6) ● Jitter analysis on cleaned TTC clock ( σ = 2.9 ps) ● Signal integrity: sampled in several positions along the chain ● MGT and o/e.
“TALK board status” R.Fantechi, G.Lamanna & D.Gigi (CERN)
E. Hazen - DTC1 DAQ / Trigger Card for HCAL SLHC Readout E. Hazen - Boston University.
TBD The Matrix Card Status and Plans Dr. John Jones Princeton University
NA62 GigaTracKer Working Group meeting December 13, 2011 Matthew Noy & Michel Morel Status of test for GTK carrier and components.
PRM for AM06 Daniel Magalotti Collaboration between: KIT, INFN Pisa and INFN Perugia.
Back-end Electronics Upgrade TileCal Meeting 23/10/2009.
Trigger for MEG2: status and plans Donato Nicolo` Pisa (on behalf of the Trigger Group) Lepton Flavor Physics with Most Intense DC Muon Beam Fukuoka, 22.
CMX: Update on status and planning Yuri Ermoline, Wojciech Dan Edmunds, Philippe Laurens, Chip Michigan State University 7-Mar-2012.
Status Report of the PC-Based PXD-DAQ Option Takeo Higuchi (KEK) 1Sep.25,2010PXD-DAQ Workshop.
HO / RPC Trigger Links Optical SLB Review E. Hazen, J. Rohlf, S.X. Wu Boston University.
Test Boards Design for LTDB
AMC13 T1 Rev 2 Preliminary Design Review E. Hazen Boston University
Jitter requirements for FPGA reference clocks on the NSW Rim
Pulsar 2b AMchip05-based Pattern Recognition Mezzanine
E. Hazen - Back-End Report
AMC13 Status Report AMC13 Update.
Update on CSC Endcap Muon Port Card
FMC adapter status Luis Miguel Jara Casas 5/09/2017.
ADC32RF45 with KCU105 Internal Clock GHz.
Test Bench for Serdes Radiation Qualification
Fixed Latency Serial Links with FPGA-embedded SerDes for SuperB
TTC setup at MSU 6U VME-64 TTC Crate: TTC clock signal is
Presentation transcript:

VC707 Evaluation Kit Xilinx Virtex-7 In_0 GTX MHz IDELAY 8B/10B Serilizer 7 0 7IDELAY 0=>K28.5 0=>K28.1 D(15:0) K(1:0) 8B/10B IDELAYCTRL LHC_Clk Clk0_M2C_P/N PLL 200 MHz Ref 6.4 Gbps 40 MHz SM Training UART (opencores 16550) J21 USB CP2103 HPC FMC (J35, LVDS pairs routed: 34, two clk_M2C pairs, one GBTCLK) NIM To LVDS In_0 In_15 In_16 In_31 In_0 In_15 NIM To LVDS Trained Error Ref 320 MHz Power Supply 12V +5V-5V HPC FMC (J64) QSFP+ 4x TX 4xRX 4x TX MHz Global Clock A10/B10 ISERDES GTX 0IDELAY 8B/10B Serilizer 7 0 7IDELAY 0=>K28.5 0=>K28.1 D(15:0) K(1:0) 8B/10B Ref ISERDES Clk 6.4 Gbps LVDS to NIM Out_0 Out_ MHz MHz / si5324 I2C Test pattern generator MuCTPiToTopo control FMC (Newer Technology) FMC with LEMO connectors (32 inputs, 8 outputs, 1 clock input and jitter cleaner)

FMC board with LEMO connectors goes here FMC board with 2 QSFP+ transceivers goes here USB i/f to UART: -> control USB JTAG i/f -> loading of firmware VC707 Evaluation Kit Xilinx Virtex-7 FPGA

Board with 2 QSFP+ transceivers Newer Technology FM-S28 products/fmc/fm-s28.html Board with LEMO connectors: Design, including PCB layout, almost complete Jitter cleaner still requires some work Components ordered for 5 boards, LEMO connectors for 3 boards Transceivers on other side for installed board

Firmware development about to be started. Expect to be ready for testing at CERN in the autumn Two VC707s to be purchased. One is to be used in initial tests as test generator and for receiving output generated by the board with the MuCTPiToTopo functionality The two VC707s will allow to construct two identical MuCTPiToTopo boxes (rack mountable pizza-boxes with provision for vertical air flow), so that there is a spare, while the second box also can be used for further firmware development if required NB: No processor in FPGA, control via UART: 8 bit characters provide enough flexibility for control of training and of normal running Monitoring functionality to be looked at QSFP+ transceivers compatible with miniPODs of L1 Topo processor, but optical budget to be checked 8 optical links, 2 needed for bandwidth, but 4-fold replication may be required

In_0 GTX IDELAY MHz IDELAY 1st 320 MHz Clock Tick 16/20 MHz K28.5 =0x00? 8B/10B 6.4 Gbps Replacement of 0x00 into / Solves 8-bit word alignment. Both contain Comma. Need to solve MSB/LSB alignment at Topo (usually done by ordered set Or but we choose ) or 2nd? 320 MHz Clock Tick 1620 Serializer 3rd 320 MHz Clock Tick Latency: K28.1 =0x00? Technical detail MuCTPiToTopo