4 Channel DAC (Petri): 3 boards available for testing (version 1)-> now Transition board-> 22/12/2010 End of Hardware tests-> 28/01/2011 Attached DDC firmware.

Slides:



Advertisements
Similar presentations
Controller Tests Stephen Kaye Controller Test Motivation Testing the controller before the next generation helps to shake out any remaining.
Advertisements

DDC Signal Processing Applied to Beam Phase & Cavity Signals
ESODAC Study for a new ESO Detector Array Controller.
Test of LLRF at SPARC Marco Bellaveglia INFN – LNF Reporting for:
EET260: A/D and D/A converters
Professor Sung-Yeul Park
20 Feb 2002Readout electronics1 Status of the readout design Paul Dauncey Imperial College Outline: Basic concept Features of proposal VFE interface issues.
RPC Electronics Status Overall system TDC –Digitizing frequency issue (determine the bin size of the TDC value) Discriminator test result Trigger module.
6 June 2002UK/HCAL common issues1 Paul Dauncey Imperial College Outline: UK commitments Trigger issues DAQ issues Readout electronics issues Many more.
4 Dec 2001First ideas for readout/DAQ1 Paul Dauncey Imperial College Contributions from all of UK: result of brainstorming meeting in Birmingham on 13.
Modulation Modulation => Converts from digital to analog signal.
MB4 New compared with MB3: Digital drivers / transformer drivers options 14 OPAMPS instead of 4 Thinner coaxial cables Shorter umbilical Heater coil integrated.
Spring semester (4/2009) High Speed Signal Processing Board Design By: Nir Malka, Lior Rom Instructor: Mike Sumszyk הטכניון - מכון טכנולוגי לישראל הפקולטה.
Front-end amplifiers for the beam phase loops in the CERN PS Alessandro Meoli (CERN BE/RF/FB) Supervised by Heiko Damerau 21 April CERN.
Waveform 2.1 Basic Digital Waveforms 2 Measurement Paul Godin Updated October 2009.
IPC Digital Circuits Digital circuits are composed of electronic components that can provide state information (1 or 0), as a function of.
Sub- Nyquist Sampling System Hardware Implementation System Architecture Group – Shai & Yaron Data Transfer, System Integration and Debug Environment Part.
TOF Electronics Qi An Fast Electronics Lab, USTC Sept. 16~17, 2002.
Understanding ADC Specifications September Definition of Terms 000 Analogue Input Voltage Digital Output Code FS1/2.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
2.5Gbps jitter generator Part 1 final presentation.
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
Vector Modulator AMC board Marcin Smelkowski Warsaw University od Technology PERG – ISE Presentation is based on „Draft.
Booster Cogging Upgrades Craig Drennan, Kiyomi Seiya, Alex Waller.
Digital Signal Processing and Generation for a DC Current Transformer for Particle Accelerators Silvia Zorzetti.
1 Outer Tracker Front-End Layout Distribution of Signals and Bias NIKHEF/HeidelbergOctober 2002.
LLRF ILC GDE Meeting Feb.6,2007 Shin Michizono LLRF - Stability requirements and proposed llrf system - Typical rf perturbations - Achieved stability at.
HBD FEM Overall block diagram Individual building blocks Outlook ¼ detector build.
HBD FEE test result summary + production schedule 16mv test pulse result –5X attenuator + 20:1 resistor divider at input (to reduce the noise on the test.
The DRS2 Chip: A 4.5 GHz Waveform Digitizing Chip for the MEG Experiment Stefan Ritt Paul Scherrer Institute, Switzerland.
By: Uriel Barron Matan Schlanger Supervisor: Mony Orbach Final Review March 2015.
ECE 4710: Lecture #12 1 Normalized A =  2 Unipolar NRZ Advantages: 1) Easy to generate for TTL (0, +5V) 2) Single supply voltage 3) Best FNBW Disadvantages:
Acquisition Crate Design BI Technical Board 26 August 2011 Beam Loss Monitoring Section William Vigano’ 26 August
New PSB Beam Control Upgrade of daughter cards Alfred Blas PSB rf Working group meeting 24/03/ Generation of REV clocks 2.Synchronization with.
Adapting the LHC 1TFB electronic circuit to other equipments The candidates are: PS 1TFB PS TFB PS CBFB PSB TFB PSB 1TFB 1 Alfred Blas Working group meeting.
New PSB Beam Control Clock issues Working group meeting 01/02/2010 1/12 A. Blas, P. Leinonen, J. Sanchez-Quesada Participants: Pablo Alvarez-Sanchez, Maria.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
1 The Link-On-Chip (LOC) Project at SMU 1.Overview. 2.Status 3.Current work on LOCs6. 4.Plan and summary Jingbo Ye Department of Physics SMU Dallas, Texas.
Requirements for the PS/PSB TFB board 1 Alfred Blas Working group meeting - 07 December Sampling frequency 2.Required Delayed Clocks.
Predicting the In-System Performance of the CMS Tracker Analog Readout Optical Links Stefanos Dris CERN & Imperial College, London.
Standard electronics for CLIC module. Sébastien Vilalte CTC
Preparations to Install the HBD for Run 6 Craig Woody BNL PHENIX Weekly Meeting January 26, 2006.
5 Gbps J. SMU 1 A Serializer for LAr Front-end electronics upgrade 1.Requirements and design philosophy. 2.Key features of the serializer.
1 Status report on the LAr optical link 1.Introduction and a short review. 2.The ASIC development. 3.Optical interface. 4.Conclusions and thoughts Jingbo.
NOISE MEASUREMENTS ON CLICPIX AND FUTURE DEVELOPMENTS Pierpaolo Valerio.
Design of the 64-channel ASIC: update DEI - Politecnico di Bari and INFN - Sezione di Bari Meeting INSIDE, December 18, 2014, Roma Outline  Proposed solution.
PHOTOTUBE SCANNING SETUP AT THE UNIVERSITY OF MARYLAND Doug Roberts U of Maryland, College Park.
Digitization at Feed Through Wu, Jinyuan Fermilab Feb
The Clock Distribution inside the CTA Camera Axel Kretzschmann, DESY Zeuthen,
New PSB beam control BIS Interlocks A. Blas PSB Beam Control 20/01/ BIS: Beam Interlock.
SKIROC status Calice meeting – Kobe – 10/05/2007.
ESS Timing System Plans Timo Korhonen Chief Engineer, Integrated Control System Division Nov.27, 2014.
Enhancement Presentation Carlos Abellan Barcelona September, 9th 2009.
De Remigis The test has been accomplished with an SLVS signal, since that was chosen for the serial communication between the readout and the optical converter.
RF acceleration and transverse damper systems
A 12-bit low-power ADC for SKIROC
Calorimeter Mu2e Development electronics Front-end Review
L0TP studies Clock and distribution Scheme Busy handling
Overview of the project
Hugo França-Santos - CERN
Status of the Beam Phase and Intensity Monitor for LHCb
The ELENA BPM System. Status and Plans.
BCTW calibration status and future
FMC adapter status Luis Miguel Jara Casas 5/09/2017.
PSB Injection scheme in the Linac 4 era
LHCb calorimeter main features
A Software Defined Radio for the Masses, Part 4
Fiber Based Synchronous Timing System
Modulation Modulation => Converts from digital to analog signal.
New PSB beam control rf clock distribution
Presentation transcript:

4 Channel DAC (Petri): 3 boards available for testing (version 1)-> now Transition board-> 22/12/2010 End of Hardware tests-> 28/01/2011 Attached DDC firmware -> 28/03/2011 Clock distribution (Petri): 3 boards available for testing (version 1)-> now Transition board-> 22/12/ Channel ADC (Jorge):prototype (version 1) -> 01/03/2011 End of hardware tests -> 07/04/2011 Master DDS (Jorge):prototype (or version 1) -> 7/02/2011 End of hardware tests -> 15/03/2011 Attached firmware-> 30/03/2011 Add 1 month for each board for tests with the motherboard when available Add 2 months for each unit in case another version is necessary PSB beam control mezzanine boards Time-table Alfred BLAS Working group meeting 25/11/2010 1

Jorge’s time requirements: MDDS: 2 weeks design time (present work) ADC transition board design (from Petri’s transition board): 2 days Both should be finished end of December Extra work in 2011 (total 11 weeks) ADC test firmware: 1 week MDDS test firmware: 1 week (these 2 before Mid February) ADC tests: 1.5 weeks (after mid-February) MDDS tests : 1.5 weeks (after last week of February) DDC firmware + tests: 6 weeks Key dates: ADC transition board assembled: Mid-February MDDS boards ready for tests: Last week of February Most convenient periods for Jorge’s DC work: All February + 1st week of March. Then 6 weeks to be decided according t the MB design advancement PSB beam control mezzanine boards Time-table Alfred BLAS Working group meeting 25/11/2010 2

MDDS details (Option 1) Alfred BLAS Working group meeting 25/11/ This version provides 2 DDS fully autonomous channels, meaning a maximum potential for future applications. To be realized only if it means no special difficulty. Else go to option 2

MDDS details (Option 2) Alfred BLAS Working group meeting 25/11/ This simpler version fulfills all needs in LEIR and PSB

MDDS clock signals Alfred BLAS Working group meeting 25/11/ Note that I took John’s idea to use a 50% duty cycle tag signal instead of the pulses proposed in earlier presentations. This choice has practical advantages in case of AC coupling, level translation, use of fiber links…

Some remarks concerning the MDDS design Alfred BLAS Working group meeting 25/11/ Clock signals: the electrical standard is differential LVPECL. For comparison, LVDS has a 2-times lower voltage swing V instead of 0.8 V - and a slower rise time – 260 ps instead of 170 ps). A higher dV/dT is favorable for clock jitter but this high speed switching induces more coupled signals on analogue chains. The overall effect still seems to be in favor of LVPECL (cf. John and Julien who made a whole set of measurements). Thermal aspects: at a first glance, the silicon temperature would mainly be a worry for the DDS chip itself, in case version 1 of the FMC board is chosen with the two DDS chips being along the same cooling air flow. Even in this context the temperature can be estimated with enough precision. A non-refrigerated closed rf shielding increases by a great amount this thermal problem that should be evaluated at the design stage. A worrying noise source (see next slide) would be external. A good VME front and back panel shielding is likely to be good starting point in case of a problem, without thermal issues associated with a local shielding.

Some remarks concerning the ADC design Alfred BLAS Working group meeting 25/11/ Crosstalk: crosstalk between 50 Ohm traces (analog and digital) can be simulated with tools like Microwave Studio. Any residual sampling clock signal on the analogue lines is not likely to present any effect as the sampling process naturally filters out the corresponding harmonics. Effects between clock lines are likely to be null as the clock is unique, although split in 4 channels, but travelling the along the same direction (See also John’s results about his VME back plane tests). A parasitic clock edge (and reaching the threshold level) caused by a crosstalk from ADC digital data to clock would mean a very poor ground layout. An interference likely to affect the signal integrity would come from a digital converted signal to analogue input coupling or from external sources. The good news is that all evaluation boards allow for full spec results, meaning it can be achieved without sophisticated means. (for external noise see previous slide)

Some remarks concerning the MB design Alfred BLAS Working group meeting 25/11/ RF Clock input: On the MB front panel there is only one clock input (not two) receiving the clock from the “clock distribution Unit” or “Clock fanout”. This clock is distributed to the FMC mezzanines (except DDS). Nevertheless there are - at most - 4 clock signals routed from the DDC mezzanine to the MB. The 2 main clock signals (non divided clocks) created by the DDS mezzanine are routed to the MB FPGA in order to create the revolution signal. These two clock signals could use data tracks as long as they can handle 250 MHz. The 2 divided clocks from the DDS are also received on the MB in order to create the tag and double tag with the proper length. This two clocks being below 125 MHz can easily be kept on a data track. Note that with the DDS version using two independent sets of DDS, one can create 2 different “revolution” and tag signals. This is of no use yet, and is only kept like this in order not to limit the potentiality of the 2 channel DDS version. In all cases the MB will remain with a single rf clock.

Some remarks concerning the MB design Alfred BLAS Working group meeting 25/11/ MDDS low-pass filter: the 250 MHz value that appears on the block diagram comes from a classical division by 4 of the sampling frequency. With a typically available filter with a 52 dB per octave attenuation, this means a filtering of the aliases down to -84 dB (14 bit equivalent S/N) It would be interesting to increase this 250 MHz value in order to increase the dynamic range of the system. This requires a little simulation to evaluate the effect of the aliases on the final jitter. But this study should not take design time as this extension of the dynamic range is not required for CERN synchrotrons.

RF Interlocks Alfred BLAS Working group meeting 25/11/ The operation may ask the rf to achieve a real time “interlock” process 1.Asynchronous rf interlock for all rings (real time interlock from BIS) 2.Synchronous Ring specific interlock due to external conditions 3.Asynchronous Real time ring specific interlock (due to measurements along the ramp) The operation needs to be informed of any malfunctioning of the rf system in order to create an interlock Information for each of the rings Questions: What process needs to be achieved in order to respond to a beam interlock? What information can be used to determine a Beam Control malfunction?

RF Interlock Inputs Alfred BLAS Working group meeting 25/11/ There are 3 different types of interlocks inputs As we want to have the freedom to envisage different responses to these interlocks, it is a good approach to have 3 different inputs. 1 input from BIS will consist of 2 rf TTL signals (leading to beam permit A and B) that need to be daisy chained to all the 4 beam controls. The 2 other inputs should be sensitive to a signal level (+V = not OK with a pull up on the rf side) The timing input is not a safe for an interlock input

RF Interlock input Alfred BLAS Working group meeting 25/11/ From B. Puccio RF Input All rings

RF Interlock Outputs Alfred BLAS Working group meeting 25/11/ cases will be taken into account for the interlock output: 1)The RF is in such a bad shape that it cannot output any interlock 2)The RF Beam Control works fine, but some external conditions are not met For case 1) assuming the BC outputs a “rf OK” value when it is in fault, one suggestion is to create an external interlock box (it can for instance measure the phase difference between injection reference and rf) For Case 2) an interlock will be output by the Beam Control itself down to the external interlock box. The final rf interlock will be the OR of the 2 latter interlocks. The final interlock from the external box, will also present different outputs. One for each ring and a 5th corresponding to all 4 rings being Out of Order.

RF Interlock Output Alfred BLAS Working group meeting 25/11/ From B. Puccio RF Output Each ring

RF Interlock Alfred BLAS Working group meeting 25/11/ From RF