Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.

Slides:



Advertisements
Similar presentations
John Coughlan et al.Rutherford Appleton Laboratory14th May 20023rd CMS Electronics Week Tracker Front-End Driver Progress Report 3rd CMS Electronics Week.
Advertisements

CMS Week March presented by John Coughlan RAL FED Hardware Status Pre-Series Manufacture Final Production Plans.
Tracker Strip and Pixel FEDs John Coughlan Tracker Readout Upgrade Meeting September 12 th 2007.
CMS Week Sept 2002 HCAL Data Concentrator Status Report for RUWG and Calibration WG Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
20 Feb 2002Readout electronics1 Status of the readout design Paul Dauncey Imperial College Outline: Basic concept Features of proposal VFE interface issues.
28 August 2002Paul Dauncey1 Readout electronics for the CALICE ECAL and tile HCAL Paul Dauncey Imperial College, University of London, UK For the CALICE-UK.
The first testing of the CERC and PCB Version II with cosmic rays Catherine Fry Imperial College London CALICE Meeting, CERN 28 th – 29 th June 2004 Prototype.
Calice ECAL Readout Hardware Status report Adam Baird ECAL Meeting 26 Sept 2003 LLR-Ecole Polytechnique.
Uli Schäfer JEM Status and plans Firmware Hardware status JEM1 Plans.
29 January 2004Paul Dauncey - CALICE DAQ1 UK ECAL Hardware Status David Ward (for Paul Dauncey)
1 Design of the Front End Readout Board for TORCH Detector 10, June 2010.
GEM Electronic System Status New releases of electronic boards: ◦ MPD v 4.0 ◦ Backplane 5 slot short (for UVa design) ◦ APV Front-End with Panasonic connector.
LECC2004: Performance of the CMS Silicon Tracker FED: Greg Iles13 September Performance of the CMS Silicon Tracker Front-End Driver 10th Workshop.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Instrumentation DepartmentJ. Coughlan et al.Rutherford Appleton Laboratory14 September 2000LEB2000 Krakow The Front-End Driver Card for CMS Silicon Microstrip.
21 January 2003Paul Dauncey - UK Electronics1 UK Electronics Status and Issues Paul Dauncey Imperial College London.
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
John Coughlan CMS Week Mar FED Update FED Production Status Transition Card.
1 UA9 September 2010 test beam Si telescope hardware status Mark Raymond – 3/9/10.
Instrumentation Department John Coughlan Rutherford Appleton Laboratory14 November 2002 CMS Tracker Readout Effort Requirements in Instrumentation Department.
Yuri Velikzhanin NuTel TV meeting, June 13 (Friday), 2003 Status of electronics for NuTel prototype.
S. Brambilla, “Recent DAQ integration test at L.N.L May 2008” 7 th AGATA Week, Uppsala, 8-11 July th AGATA Week Uppsala, 8-11 July 2008 Recent.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
Electronic System Design GroupInstrumentation DepartmentR. Halsall, S. Taghavirad et alRutherford Appleton Laboratory5 March 2003 Delay FPGA I/O Clock40.
Gueorgui ANTCHEVPrague 3-7 September The TOTEM Front End Driver, its Components and Applications in the TOTEM Experiment G. Antchev a, b, P. Aspell.
Hardware proposal for the L2  trigger system detailed description of the architecture mechanical considerations components consideration electro-magnetic.
Bernardo Mota (CERN PH/ED) 17/05/04ALICE TPC Meeting Progress on the RCU Prototyping Bernardo Mota CERN PH/ED Overview Architecture Trigger and Clock Distribution.
Background Physicist in Particle Physics. Data Acquisition and Triggering systems. Specialising in Embedded and Real-Time Software. Since 2000 Project.
1 VeLo L1 Read Out Guido Haefeli VeLo Comprehensive Review 27/28 January 2003.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
Features of the new Alibava firmware: 1. Universal for laboratory use (readout of stand-alone detector via USB interface) and for the telescope readout.
CSC ME1/1 Upgrade Status of Electronics Design Mikhail Matveev Rice University March 28, 2012.
FED Overview VME-FPGA TTCrx BE-FPGA Event Builder Buffers FPGA Configuration Compact Flash Power DC-DC DAQ Interface 12 Front-End Modules x 8 Double-sided.
Instrumentation DepartmentCCLRC Rutherford Appleton Laboratory28 March 2003 FED Project Plan 2003 FED Project aiming to satisfy 2 demands/timescales: Module.
FED RAL: Greg Iles5 March The 96 Channel FED Tester What needs to be tested ? Requirements for 96 channel tester ? Baseline design Functionality.
Upgrade to the Read-Out Driver for ATLAS Silicon Detectors Atlas Wisconsin/LBNL Group John Joseph March 21 st 2007 ATLAS Pixel B-Layer Upgrade Workshop.
John Coughlan Tracker Week October FED Status Production Status Acceptance Testing.
16th July 2003Tracker WeekJohn Coughlan et. al.FED-UK Group Final FED Progress Report CMS Tracker Week 16th July 2003.
Final FED 1 Testing Set Up Testing idea and current status Preliminary results Future development Summary M. Noy
Guido Haefeli CHIPP Workshop on Detector R&D Geneva, June 2008 R&D at LPHE/EPFL: SiPM and DAQ electronics.
Tracker Week October CCLRC, Rutherford Appleton Laboratory, Oxon, UK Imperial College, London, UK Brunel University,
Sept. 7, 2004Silicon VTX Workshop - Brookhaven National Laboratory, Long Island, New York Prototype Design of the Front End Module (FEM) for the Silicon.
Trigger Meeting: Greg Iles5 March The APV Emulator (APVE) Task 1. –The APV25 has a 10 event buffer in de-convolution mode. –Readout of an event =
09/01/2016James Leaver SLINK Current Progress. 09/01/2016James Leaver Hardware Setup Slink Receiver Generic PCI Card Slink Transmitter Transition Card.
Instrumentation DepartmentJ. Coughlan et al.Rutherford Appleton Laboratory11 September 2002LEB 2002 Colmar The Front-End Driver Card for the CMS Silicon.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED CMS Tracker System.
BPM stripline acquisition in CLEX Sébastien Vilalte.
LECC2004: Performance of the CMS Silicon Tracker FED: Greg Iles13 September Performance of the CMS Silicon Tracker Front-End Driver 10th Workshop.
Scott Mandry, EUDET JRA1 Meeting, DESY 30 th January ISIS1 Testbeam EUDET JRA1 Meeting, DESY 30 th January 2008 Scott Mandry LCFI Collaboration.
Tracker Week February presented by John Coughlan RAL FED Status FEDv2 Testing Pre-Series Manufacture Final Production.
Instrumentation DepartmentJ. Coughlan et al.Rutherford Appleton Laboratory23 October 2002Tracker Electronics Meeting The Front-End Driver Card FEDv1 VME.
General Tracker Meeting: Greg Iles4 December Status of the APV Emulator (APVE) First what whyhow –Reminder of what the APVE is, why we need it and.
ESDG Mtg 15th April CMS-FED Production FEDv1 Productions Jan 2003 : 2 boards. Working. June 2003 : 3.
August 24, 2011IDAP Kick-off meeting - TileCal ATLAS TileCal Upgrade LHC and ATLAS current status LHC designed for cm -2 s 7+7 TeV Limited to.
Vladimir Zhulanov for BelleII ECL group Budker INP, Novosibirsk INSTR2014, Novosibirsk 2014/02/28 1.
DHH Status Igor Konorov TUM, Physics Department, E18 PXD DAQ workshop Münzenberg –June 9-10, 2011.
Electronic System Design GroupInstrumentation DepartmentR. Halsall, S. Taghavirad et alRutherford Appleton Laboratory5 March 2003 CMS Tracker FED Firmware.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory18 July 2001 CMS Tracker FED CMS Tracker Two Weekly.
LECC2003: The 96 Chann FED Tester: Greg Iles30 September The 96 channel FED Tester Outline: (1) Background (2) Requirements of the FED Tester (3)
Scalable Readout System Data Acquisition using LabVIEW Riccardo de Asmundis INFN Napoli [Certified LabVIEW Developer]
SVD FADC Status Markus Friedl (HEPHY Vienna) Wetzlar SVD-PXD Meeting, 5 February 2013.
The ALICE Data-Acquisition Read-out Receiver Card C. Soós et al. (for the ALICE collaboration) LECC September 2004, Boston.
ATLAS Pre-Production ROD Status SCT Version
CCS Hardware Test and Commissioning Plan
DCH FEE 28 chs DCH prototype FEE &
ALICE Trigger Upgrade CTP and LTU PRR
8-layer PC Board, 2 Ball-Grid Array FPGA’s, 718 Components/Board
UK ECAL Hardware Status
The CMS Tracking Readout and Front End Driver Testing
Presentation transcript:

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton A PMC Based ADC Card for CMS Tracker Readout S.A. Baird, P. Burch, J.A. Coughlan, R. Halsall J. Hartley, W.J. Haynes, T. Parthipan CLRC Rutherford Appleton Laboratory Chilton, Didcot, Oxon OX11 0QX United Kingdom

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Microstrip Tracker Readout CMS Detector Microstrip Tracker : Silicon & MSGCs Total => 12,000,000 readout channels 70% CMS final data volume Analogue Optical Readout Front End Drivers FED in Counting Room Front End Pipelines APV on Detector Each ADC Channel on FED reads out 256 Microstrips Level kHz

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Front End Driver FED FED Basic Components: Optical Receivers ADCs Digital Signal Processing Error Detection Logic Central DAQ Interface Solution... Evaluation of Final FED Components Tracker Detector Prototyping in Labs & at Test Beams Requirements Now: Final FED Implementation in 2002: 9U VME 96 ADC channels per board

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC FED-PMC PCI Mezzanine Card PMC format Compact, Modular Commercial Bus PCI Plug on "off the shelf" VME Carriers Plug in PC/ Workstation Providing a Flexible & Cost Effective Solution for Test Beam and Lab setups Standards: Hardware : PMC/PCI Firmware : VHDL Software : C Libraries/Drivers

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC PMC Functionality 8 Electrical Input Channels (Differential/Single-ended) ADCs commercial using 9 2 to 40 MHz Clock & Trigger LVDS via Front Panel (or Rear Connector) Data Buffer in DPM => 64K samples/channel Readout (during capture) via PCI Interface MHz FPGA with VHDL for Flexible Architecture (Plus... Test Functions, Clock Phase Adjustment, FPGA Flash Memory... ) => Readout PCI Detector Inputs =>

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Firmware FPGA Firmware stored in Flash Memory Core VHDL Blocks Local Bus DPM Interface Buffer Management FIFO & Counters control Register Interface Test Functions Future Extensions (for CMS) APV Auto-Synchronisation Higher Level DAQ Interface DMA Hit Finding Software tools are provided to enable... Firmware to be updated in situ via Network + User Defined Extensions... VHDL libraries available

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Tracker FED PMC Functionality 8 x 9 40MHZ ADC Channels LVDS Clock & Trigger via Front Panel (TTC signals via J4) FPGA Synthesizable VHDL Library Comprehensive “C” Library for PMC Configuration & Readout Operating in “Scope mode” i.e. raw data for test beam PLX 9080 XC MB

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Tracker FED PMC Test Beam 1999 Requirements 20MHz Scope Function Multiple Triggers within Frame APV Header recognition AIM => Production run ≈ 20 PMCs for CMS PMC in Lab Performance Benchmarks Implement known hardware modifications ( 3.3 V supply) APV sample reordering Hardware Trigger Throttle (Software) DMA readout Synchronisation errors (Software) FED Software integration in DAQ. Data formats...etc Multiple PMCs on carrier Signal timing adjustment procedures (calibrations) Now have 4 (+ 4) PMCs

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Tracker FED PMC Summary Status Production run ≈ 20 PMCs for CMS We have 6 original PMCs. 2 of these now at CERN. Modifications needed for Test Beam ‘99 are under simulation. Implementation starting. Multiple FEDs. Porting Developer tools to Lynx. New version of User Library in development. New version of User Manual in progress.

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Tracker FED PMC Timescales Documentation & Software Implementing New Test Beam Requirements at RAL Integration at CERN in Tracker Test Bench with existing cards Hardware modifications implemented January PCB Manufacture 1st half February Assembly 2nd half February Boards tested in March 6? New Boards to CERN beginning April Production run of 20 PMCs 4 s s s

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Tracker FED PMC APV Frame and Triggers APV frame arrives at ? clocks after TTC trigger. Variable sample size. Problem with TTC Triggers arriving within APV frames. No APV Mux => FED 40 MHz vs APV 20 MHz. APV Header Synch in Xilinx.

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Tracker FED PMC APV Header Synch Verify TTC Triggers. APV Header Synch on one channel Option to 20 MHz. Modifications in Xilinx design.

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Tracker FED PMC Other Issues? Requirements for Integration tests. Number of FEDs. Dates. Specification of inputs from TRI cards. Single ended 1.5 V pp. Special requirements for MSGCs vs Silicon. Connectors and cables. Trigger modes. APV Header synch. FED vs 20 MHz. Channel to channel synchronisation. APV errors. Raw data readout. Reduction. Finalise data formats. Procedure for timing adjustments. Calibration runs. Longer term... –Objectives of Beam Test. Single detectors vs Beam Telescope. Duration. –APV Mux +....

Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC CMS Tracker FED PMC Data Format Raw Data