Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link) 06.02.2013 wacek ostrowicz 14 slides The Prototype of the SVD FTB Recent.

Slides:



Advertisements
Similar presentations
On the development of the final optical multiplexer board prototype for the TileCal experiment V. González Dep. of Electronic Engineering University of.
Advertisements

TileCal Optical Multiplexer Board 9U VME Prototype Cristobal Cuenca Almenar IFIC (Universitat de Valencia-CSIC)
An ATCA and FPGA-Based Data Processing Unit for PANDA Experiment H.XU, Z.-A. LIU,Q.WANG, D.JIN, Inst. High Energy Physics, Beijing, W. Kühn, J. Lang, S.
HCAL FIT 2002 HCAL Data Concentrator Status Report Gueorgui Antchev, Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
Uli Schäfer JEM Status and plans Firmware Hardware status JEM1 Plans.
DC/DC Converter Update Markus Friedl (HEPHY Vienna) B2GM, 22 July 2012.
Global Trigger H. Bergauer, K. Kastner, S. Kostner, A. Nentchev, B. Neuherz, N. Neumeister, M. Padrta, P. Porth, H. Rohringer, H. Sakulin, J. Strauss,
TID and TS J. William Gu Data Acquisition 1.Trigger distribution scheme 2.TID development 3.TID in test setup 4.TS development.
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
Uni-Heidelberg, KIP, V.Angelov 1 International Workshop TRDs – Present & Future September, Romania Wafer Tester, Optical Link, GTU V. Angelov Kirchhoff.
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
7 th B2GM SVD Summary 19 November 2010 Markus Friedl (HEPHY Vienna)
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
Yuri Velikzhanin NuTel TV meeting, June 13 (Friday), 2003 Status of electronics for NuTel prototype.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
Electronic System Design GroupInstrumentation DepartmentR. Halsall, S. Taghavirad et alRutherford Appleton Laboratory5 March 2003 Delay FPGA I/O Clock40.
FADC progress in Vienna Reported by H.Ishino for Vienna FADC group M.Pernicka and H.Steininger.
Status of SVD Readout Electronics Markus Friedl (HEPHY Vienna) on behalf of the Belle II SVD Collaboration BPAC October 2012.
Global Trigger H. Bergauer, Ch. Deldicque, J. Erö, K. Kastner, S. Kostner, A. Nentchev, B. Neuherz, N. Neumeister, M. Padrta, P. Porth, H. Rohringer, H.
CSC ME1/1 Upgrade Status of Electronics Design Mikhail Matveev Rice University March 28, 2012.
Front-end readout study for SuperKEKB IGARASHI Youichi.
Upgrade to the Read-Out Driver for ATLAS Silicon Detectors Atlas Wisconsin/LBNL Group John Joseph March 21 st 2007 ATLAS Pixel B-Layer Upgrade Workshop.
TALK, LKr readout and the rest… R. Fantechi, G. Lamanna 15/12/2010.
PSI - 11 Feb The Trigger System of the MEG Experiment Marco Grassi INFN - Pisa On behalf of D. Nicolò F. Morsani S. Galeotti.
Samuel Silverstein Stockholm University CMM++ firmware development Backplane formats (update) CMM++ firmware.
KLM Trigger Status Barrel KLM RPC Front-End Brandon Kunkler, Gerard Visser Belle II Trigger and Data Acquistion Workshop January 17, 2012.
CSC Muon Sorter M. Matveev Rice University January 7, 2003.
CM19 Vassil Verguilov DAQ Status  Progress  DAQ  Next steps  Summary.
Peter LICHARD CERN (NA62)1 NA62 Straw tracker electronics Study of different readout schemes Readout electronics frontend backend Plans.
M.Matveev Rice University March 20, 2002 EMU Muon Port Card Project.
.1PXL READOUT STAR PXL READOUT requirement and one solution Xiangming Sun.
Amsterdam, Oct A. Cotta Ramusino, INFN Ferrara 1 EUDRB: status report and plans for interfacing to the IPHC’s M26 Summary: EUDRB developments.
1 Carleton/Montreal Electronics development J.-P Martin (Montreal) Shengli Liu & M. Dixit (Carleton) LC TPC Meeting DESY Hamburg, 4 June 2007.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
Jan. 25, 2011 Status of the Aerogel RICH Readout Trig/DAQ Meeting in Beijing 1 S. Nishida (KEK) S. Nishida Status of the Aerogel RICH Readout Belle II.
SVD DAQ 25 Jan 2011 Belle2 DAQ T. Tsuboyama (KEK)
Report from 5th PXD DAQ Workshop Tokyo University, November 19-20, 2012 Tokyo Daigakku = „Todai“ symbol is Ginkgo leafs.
SVD DAQ Status Koji Hara (KEK) 2012/7/19 DAQ workshop1.
Status of the SVD DAQ Koji Hara (KEK) 2012/1/16 TRG/DAQ meeting1.
Vladimir Zhulanov for BelleII ECL group Budker INP, Novosibirsk INSTR2014, Novosibirsk 2014/02/28 1.
ZHULANOV Vladimir Budker Institute of Nuclear Physics Novosibirsk, Russia Beijing
PXD ATCA DAQ Issues and Announcements S. Lange (Universität Gießen) Belle PXD and SVD Workshop Göttingen,
DHH Status Igor Konorov TUM, Physics Department, E18 PXD DAQ workshop Münzenberg –June 9-10, 2011.
Electronic System Design GroupInstrumentation DepartmentR. Halsall, S. Taghavirad et alRutherford Appleton Laboratory5 March 2003 CMS Tracker FED Firmware.
SHARING A HIGH SPEED OPTICAL DATA TRANSMISSION LINK WITH SLOW CONTROL STREAM TIPP2014 Amsterdam June Zhen-An LIU, Jingzhou Zhao, Dehui Sun, Trigger.
SVD Status Markus Friedl (HEPHY Vienna) SVD-PXD Göttingen, 25 September 2012.
The Data Handling Hybrid Igor Konorov TUM Physics Department E18.
SVD → PXD Data Concentrator (DC) Jochen Dingfelder Carlos Mariñas Michael Schnell
PXD DAQ News S. Lange (Univ. Gießen) Belle II Trigger/DAQ Meeting (Jan 16-18, 2012, Hawaii, USA) Today: only topics important for CDAQ - GbE Connection.
SVD FADC Status Markus Friedl (HEPHY Vienna) Wetzlar SVD-PXD Meeting, 5 February 2013.
Demo system of Belle2link Sun Dehui, Zhao Jingzhou,Liu zhen’an Trigger Lab IHEP.
SVD Summary Markus Friedl (HEPHY Vienna) Wetzlar SVD-PXD Meeting, 6 February 2013.
SVD FADC SVD-PXD Göttingen, 25 September 2012
SVD Introduction Wetzlar SVD-PXD Meeting, 4 February 2013
IAPP - FTK workshop – Pisa march, 2013
Status of the ECL DAQ subsystems
AMC13 T1 Rev 2 Preliminary Design Review E. Hazen Boston University
Markus Friedl (HEPHY Vienna)
E. Hazen - Back-End Report
AMC13 Status Report AMC13 Update.
Production Firmware - status Components TOTFED - status
CCS Hardware Test and Commissioning Plan
Discussion Items Clock PC and/or VME CPU Trigger readout
DHH progress report Igor Konorov TUM, Physics Department, E18
A New Clock Distribution/Topology Processor Module for KOTO (CDT)
PXD ATCA DAQ for DESY Test
COVER Full production should arrive today
Sheng-Li Liu, James Pinfold. University of Alberta
DAQ Interface for uTCA E. Hazen - Boston University
Presentation transcript:

Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link) wacek ostrowicz 14 slides The Prototype of the SVD FTB Recent Status for PXD+SVD combined DAQ session on Wednesday at 3rd Belle II PXD/SVD Workshop and 12th International Workshop on DEPFET Detectors and Applications in Wetzlar, Germany 4-6 February 2013

I. SVD Electronics - general view II. Status of Hardware III. Status of Firmware IV. Schedule V. Summary Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link) wacek ostrowicz1/14

SVD Electronics - g eneral view PIXEL DAQ F E E l e c t r o n i c s COPPER#4 8 opt FRB COPPER#1 opt FRB … SVD electronics Giessen Box opt #1#48 SVD tracker … FTB# 48 FADC#48 RJ45 opt RJ45 opt FTB#1 FADC#1 RJ45 opt RJ45 opt FADC- CONTROLLER (FADCctlr) RJ45 FTSW RJ45 #1 #49 #48 RJ45 … TTD JTAG wacek ostrowicz2/14 Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

II. Status of Hardware 1. PCB Design version2 2. List of changes 3. TTD and GTP Clock distribution. Clock Domains wacek ostrowicz3/14 Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

FTB Prototype version wacek ostrowicz4/14 Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

List of changes 1. LVDS outputs for TTD moved to Bank2 2. One Oscillator 127MHz + DS25CP152 chip. 3. TTD Clk connected to GTP RefClk pins MHz Oscillator on board 5. Third OptoLink 6. Different drivers 7. Changed pin-out 8. XC6SLX75T -> XC6SLX100T Logic Cells: 74,637 -> 101,261 Slices: 11,662 -> 15,822 Max Distributed RAM (Kb): 692 -> 976 Block RAM Blocks [Max (Kb)]: 3,096 -> 4,824 Price: $140 -> $ Module equipped with Front Plate -> no backplane between FADC and FTB wacek ostrowicz5/14 Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

Oscillator 127MHz RJ 45 MUX DS25CP152 Diff Input FPGA 127MHz REFCLK0 REFCLK1 GTP X0Y0 from/to TTD SELECT[1:0] ENABLE TTD core Gclk 127 MHz 32 MHz & FPGA init FTBRDY FADCRDY FADC DCLK DATA TTD core MUX 127MHz from TTD GTP Clk FTBFPGA Main Part of FPGA GTP Trans ceiver ADC&FTB READY Opto Transceiver TTD and GTP Clock distribution. Clock Domains wacek ostrowicz6/14 Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

III. Status of Firmware 1. Receive DATA from FADC 2. Input DATA CRC checking 3. Receive EventNumber and Trigger from DAQ and calculate FTB_EventNumber 4. Checking and reporting differences with Event Number coming from DAQ, FADC and FTB 5. Inserting HEADER and TRAILER 6. Output DATA CRC calculation. 7. Preparing DATA and control signals for BELLE2 Universal Core wacek ostrowicz7/14 a) main goals of FTB Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

wacek ostrowicz8/14 main goals of FTB cont… Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

III. Status of Firmware 1. Interface between FTB and FADC 2. Interface between FTB core and Belle2Link core 3. Interface between FTB core and PXD core 4. Interface between FTB core and TTD core wacek ostrowicz9/14 b) FTB Interfaces FADC TTD core FTSW (TTD) FTB FPGA Main Part of FPGA Opto Transceiver B2L core PXD core RJ45 FTSW (JTAG) PXD B2Link Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

wacek ostrowicz10/14 DATA format -> FF[31:0] -> FWENB -> FWCLK <- FFUL <- NWFF COPPER FINESSE -> BSYB <- TAG[7:0] <- TRG <- CLK <- IRSTB <> LD[7:0] <- LA[6:0] <- LRW <- CSB -> FRSTB Universal part IDENTICAL for ALL subdetectors Part dependent on subdetector Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

OpTr DATA( 31:0) Logic OpTr Unified core for HSD Link Core for PXD Link MAIN FIFO for HSD Link >120kB FIFO for PXD Link HSD Link To PXD Output FIFO Event Rdy write FIFO end of Event FIFO empty FIFO full HSD Link side requires to collect the whole Event before sending out wacek ostrowicz11/14 III. Status of Firmware b) interface to OptoLinks for DATA - proposal SVD Logic FIFO full FIFO empty BoE EoE write FIFO DCLK Read FIFO DCLK Read FIFO FIFO full GTP CLK Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

III. Status of Firmware 1. Interface between FTB core and Belle2Link core 2. Interface between FTB core and TTD core 3. Remote FPGA configuration 4. Interface between FTB core and on board serial PROM No significant progress since last B2GM meeting wacek ostrowicz12/14 c) what has to be done Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

IV. Schedule PCB design is ready Production of the PCB Ordering the parts Mounting modules Basic tests of the modules Distribution 1 module to KEK 1 module to PXD 2 modules remain in Krakow (will be used for DESY test) 1 spare module to ??? Production of 5 modules of the FTB module ver wacek ostrowicz13/14 January February March April Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)

IV. Summary The most important and urgent goals: 1. Start the PCB production. 2. Agree on the Interface between Belle2Link core and FTB core 3. Start the Modules production 3. Agree on the Interface between TTD core and FTB core 4. Finish full FTB firmware. Thank you wacek ostrowicz14/14 Prototype of the SVD Finesse Transmitter Board (FTB) (Sender Part for HSD Link)