May.28 1 Multimedia Lab.. 2 3  만나는 곳의 Junction 이 제대로 생겼는지 확인할 것.

Slides:



Advertisements
Similar presentations
ECE 3130 – Digital Electronics and Design
Advertisements

Logic Synthesis – 3 Optimization Ahmed Hemani Sources: Synopsys Documentation.
Getting Started with Cadence Compiled by Ryan Johnson April 24, 2002  Open Orcad Capture under Engineering Software  Under FILE, choose NEW, PROJECT.
4bit Parallel to Serial Data Stream Converter By Ronne Abat Johnny Liu.
EMT 251 SPICE NETLIST. Introduction SPICE (Simulation with Integrated Circuits Emphasis) SPICE (Simulation with Integrated Circuits Emphasis) General.
Integrated Circuits Laboratory Faculty of Engineering Digital Design Flow Using Mentor Graphics Tools Presented by: Sameh Assem Ibrahim 16-October-2003.
1 Simple FPGA David, Ronald and Sudha Advisor: Dave Parent 12/05/2005.
4-bit Grey Code Converter with Counter Lincoln Chin Dat Tran Thao Nguyen Tien Huynh.
Encryption Transaction with 3DES Team W2 Yervant Dermenjian (W21) Taewan Kim (W22) Evan Mengstab(W23) Xiaochun Zhu(W24) Objective: To implement a secure.
1 DESIGN OF 8-BIT ALU Vijigish Lella Harish Gogineni Bangar Raju Singaraju Advisor: Dr. David W. Parent 8 May 2006.
1 8 Bit ALU EE 166 Design Project San Jose State University Roger Flores Brian Silva Chris Tran Harizo Yawary Advisor: Dr. Parent May 2006.
S. Reda EN160 SP’07 Design and Implementation of VLSI Systems (EN0160) Lecture 30: Design Methodologies using Tanner Tools Prof. Sherief Reda Division.
CS 140L Lecture 4 Professor CK Cheng 10/22/02. 1)F-F 2)Shift register 3)Counter (Asynchronous) 4)Counter (Synchronous)
CMOS Invertors Lecture #3. Step 1: Select Foundary.
VLSI Lab References I am grateful for the contributions from SEMATECH, the Austin Community College, and MKS Instruments. For further reading, I especially.
KyungHee Univ. 2-0 Parallel Port LCD Interface with the HD44780 Controller.
Cadence Tutorial -- Presented by Chaitanya Emmela VLSI Research Group CACS.
Abdülkadir ERYILDIRIM Turgut Ozal University. The Objectives:  Open and Save New Project File  Create a Circuit Schematic  Get Place, Place Parts i.e.
L-EDIT Tutorial EEL 4310.
Islamic Azad University - Qazvin Branch1 HSPICE ® Introduction Autumn 2006.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – 30 Lab 5: Layout.
Database Programming using JSP and MySQL Byung-Hyun Ha
THE INVERTERS. DIGITAL GATES Fundamental Parameters l Functionality l Reliability, Robustness l Area l Performance »Speed (delay) »Power Consumption »Energy.
ECE122 – Digital Electronics & Design
Linux/UNIX Programming APUE (Introduction) 문양세 강원대학교 IT 대학 컴퓨터과학전공.
Command Interpreter Window (CIW)
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – 30 Lab 3: Layout.
Tanner Tools Tutorial S-Edit v13.0 Tutorial.
정 용 군 ( 전자공학과 대학원 ) 대상 : VLSI 설계 연구회 1,2,3 학년 기간 : ~ Synopsys Tool 교육 Synopsys 교육 1.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – 30 Lab 3: Layout.
Synopsys Custom Designer Tutorial for a chip integration using the University of Utah Standard Cell Libraries In ON Semiconductor 0.5u C5 CMOS Version.
CADENCE CONFIDENTIAL 1CADENCE DESIGN SYSTEMS, INC. Cadence Front to Back End Adil Sarwar March 2004.
Lab. I 1. CADENCE를 이용한 Layout
ARToolKit Settings The department of Computer Engineering Shin ho hwan.
Copyright © 2007 Pearson Education, Inc. Publishing as Pearson Addison-Wesley Chapter 실 습실 습 3.
Objectives Understand the design environment and flow
9 주 실습강의 XML Visualization(1) 학기, 소프트웨어 설계 및 실험 ( Ⅰ )
1 Chapter 37 Files Transfer Protocol (FTP) Programs.
7-8 BUS-Based Transfer A more efficient scheme for transferring data between registers is a system that shared transfer path called BUS. A block diagram.
D FLIP FLOP DESIGN AND CHARACTERIZATION -BY LAKSHMI SRAVANTHI KOUTHA.
영상 획득 영상 저장 카메라 파라메터 커스텀 이미지
State Machine & Timing Design
Integrated Microsystems Lab. EE372 VLSI SYSTEM DESIGNE. Yoon 1-1 Panorama of VLSI Design Fabrication (Chem, physics) Technology (EE) Systems (CS) Matel.
9-4 The Shifter  Shifter shifts the value on Bus B  Right shift and Left shift Bidirectional shift register with parallel load First clock pulse 에 Bus.
LAYOUT DESIGN RULES EMT251.
The Grove - Temperature Sensor uses a Thermistor to detect the ambient temperature. The resistance of a thermistor will increase when the ambient temperature.
ECE122 – Digital Electronics & Design Tanner Tools Tutorial Ritu Bajpai September 4, 2008.
Copyright © 2007 Pearson Education, Inc. Publishing as Pearson Addison-Wesley Chapter 실 습실 습 4.
Tutorial for Modelsim 1 Installation Download the Modelsim Student Edition: Follow the.
Analog IC design 1주차 Sept.25th.
Written by Whitney J. Wadlow
Analog IC design 7주차 Dec.4th Multimedia Lab..
Nov.6 th 1 Multimedia Lab..  Schematic Editor For MyAnalog 실행 ◦ MyCAD Pro 2007 > Schematic Editor For MyAnalog 2 Multimedia Lab.
Oct.2 nd 1 Multimedia Lab..  Technology Path 에 Technology file 선택 * Technology file : 레이어 종류, 레이어에 관한 정보와 화면 디스플 레이에 관한 정보를 담고 있는 파일 2 Multimedia Lab.
MSNC (Multi-Harvested Self Powered Sensor Node Circuit )
Full-Custom Design ….TYWu
1 EE 382M VLSI 1 EE 360R Computer-Aided Integrated Circuit Design Lab 1 Demo Fall 2011 Whitney J. Wadlow.
DREAM TEAM 2 Roto, Holiano, Chaka
4 BIT Arithmetic Logic Unit (ALU)
Summary Latch & Flip-Flop
Clock Skew and Slow Control Register issues
ECE 3130 Digital Electronics and Design
Written by Whitney J. Wadlow
Dept. of Electronics & Info. Eng. Prof. Jongbok Lee
FLIP FLOPS.
First contact with Cadence icfb
Where are we? Lots of Layout issues Line of diffusion style
ECE 3130 – Digital Electronics and Design
CS 140L Lecture 6 Professor CK Cheng 5/05/02.
EE382M VLSI 1 LAB 1 DEMO FALL 2018.
Presentation transcript:

May.28 1 Multimedia Lab.

2

3  만나는 곳의 Junction 이 제대로 생겼는지 확인할 것

Multimedia Lab. 4  앞의 플립플롭의 출력이 다음 플립플롭의 출력으로 들어간다.  클럭에 의하여 동기식으로 동작

5 Multimedia Lab.  Myspice 실행

6 Multimedia Lab.  Project Path ◦ Create a folder on the desktop which is named your ID number ◦ Create the project file, for example “xxx.prj”  Technology Path ◦ MyCADPro > Demo > IDS > Mycell < Layout folder ◦ ` SCMOS_SCN4ME_SUBM.TEC’ file

 Bind Library  C:\MyCADPro\Demo\IDS\MyCell\Layout\Mycell.prj 7 Multimedia Lab.

 같은 layer 끼리 만나게 되면 short -> ERC error 발생  Metal1 과 metal2 는 via1 로 뚫어서 연결하지 않는 이상 다른 layer 에 존재, \  Metal2 를 가로질러 연결해야 할 경우 상위 layer( 여기서는 metal3 layer 를 사용 ) 를 이용하여 연결하고 그 위를 VIA12layer 로 연결한다.(2λ X 2λ 사이즈 ) Multimedia Lab. 8

9  DRC(Design Rule Check) ◦ MyCAD Pro > Demo > IDS > MyCell > Layout > Layout Verification Rule > CMOS_SCN4ME_SUBM_DRC.rul  ERC(Electrical Rule Check) ◦ MyCAD Pro > Demo > IDS > MyCell > Layout > Layout Verification Rule > CMOS_SCN4ME_SUBM_ERC.rul  ERC(Electrical Rule Check) with shape(LVS 실행시 ) ◦ MyCAD Pro > Demo > IDS > MyCell > Layout > Layout Verification Rule > CMOS_SCN4ME_SUBM_ERC.rul

 Netlist 확인 Multimedia Lab Component 정보 C:\MyCADPro\Demo\IDS\MyCell\BSIM3 Mode\ SCN4M_SUMB SPICE BSIM3.txt -Spice command 에 들어가는 내용 VDD VDD 0 DC 5 VSS GND 0 DC 0 V1 CK 0 PULSE(0 5 20ns 5ns 5ns 20ns 50ns) VPWL D 0 PWL 0ns 0 70ns 0 75ns 5 120ns 5 125ns 0.tran 1ns 500ns

 Shift register 의 동작 Multimedia Lab. 11 입력 신호 첫번째 FF 출력 두번째 FF 출력 세번째 FF 출력 네번째 FF 출력 Clock

 Schematic Editor For MyAnalog 실행 ◦ MyCAD Pro 2007 > Schematic Editor For MyAnalog 12 Multimedia Lab.

13 Multimedia Lab.  Schematic Editor 실행 첫화면

14 Multimedia Lab.  파일 -> 새 디자인 열기 ->  C:\MyCADPro\Demo\IDS\MyCell\Schematic 에 Work Folder 를 만든다.  C:\MyCADPro\Demo\IDS\MyCell\Schematic\work 에 file 이름 (ex halfadder) 을 입력하고 저 장 File name

15 Multimedia Lab.  cell 만들기 ◦ 파일 -> 셀 / 뷰 만들기 Cell name 이전 슬라이드에서 생성한 library file 이름

16 Multimedia Lab.  Add library ◦ 파일 -> 라이브러리 추가 / 삭제

17 Multimedia Lab.  소자를 더블 클릭하면 소자의 이름과 속성을 변경할 수 있다. 설계한 트랜지스터의 W 과 L 값을 입력 본 실습에서는 NMOP 의 크기는 L=0.4u, W=1.2u PMOS 의 크기는 L=0.4u, W=2.4u 로 설정 인스턴스의 이름, netlist 에 표시될 이름

 회로 작성 Multimedia Lab. 18

19 Multimedia Lab.  회로 작성이 끝나면 도구 -> 회로검증 -> 모든 오류 확인  오류가 없으면, 도구 ->SPICE 네트리스트 내보내기

20 Multimedia Lab.  Result File C:\MyCADPro\Demo\IDS\MyCell\Schematic\ 경로에 output 폴더 생성  Include File C:\MyCADPro\Demo\IDS\MyCell\BSIM3 Model\SCN4M_SUMB SPICE BSIM3  RUN 을 누르면 Netlist(file name.cir) 가 생성된다.  View 를 누르면 netlist 생성 결과를 확인할 수 있다. File name

21 Multimedia Lab.  Add library ◦ User Library -> 추가 ->C:\MyCADPro\Library\MyAnalog 경로에서 Analog.lib 열기

22 Multimedia Lab. Spice command 시뮬레이션을 위한 signal, bias 전압, 구간 설정 Schematic netlist  Netlist 추출 및 spice 실행

 Design shift register using D flip flop  Include result of layEd and schematic Editor and explain operation though truth table. 23 Multimedia Lab.