FGM peer CDR FGE FPGA - 1 Berlin, April 6, 2004 FGE FPGA Olaf Hillenmaier Magson GmbH.

Slides:



Advertisements
Similar presentations
Programmable FIR Filter Design
Advertisements

Georgia Tech Digital Back-end µHRG interface Curtis Mayberry School of Electrical and Computer Engineering Georgia Institute of Technology January 13 th,
THEMIS/GBO Engineering Peer Review 1 UCB, Oct. 17, 2003 GROUND MAGNETOMETER GBO DESIGN.
HCC Analog Monitor HCC Design Review April 24, 2014 Mitch Newcomer Nandor Dressnandt Aditya Narayan Amogh Halergi Dawei Zhang* * Original design work
Analog Devices FMCOMMS1-EBZ WINLAB – Rutgers University Date : April 22, 2013 Authors : Prasanthi Maddala,
Test of LLRF at SPARC Marco Bellaveglia INFN – LNF Reporting for:
Directors Prof. Dr.-Ing. K.D. Müller-Glaser Prof. Dr.-Ing. J. Becker Prof. Dr. rer. nat. W. Stork Institute for Information Processing Technology.
LabView FPGA Communication Bin, Ray HEP, Syracuse Bin, Ray HEP, Syracuse.
S. Mandayam/ ECOMMS/ECE Dept./Rowan University Electrical Communications Systems ECE Spring 2007 Shreekanth Mandayam ECE Department Rowan University.
S. Mandayam/ ECOMMS/ECE Dept./Rowan University Electrical Communications Systems ECE Spring 2008 Shreekanth Mandayam ECE Department Rowan University.
S. Mandayam/ ECOMMS/ECE Dept./Rowan University Electrical Communications Systems ECE Spring 2010 Shreekanth Mandayam ECE Department Rowan University.
Smart EQ Digital Stereo Equalizer Dustin Demontigny David Bull.
Firmware implementation of Integer Array Sorter Characterization presentation Dec, 2010 Elad Barzilay Uri Natanzon Supervisor: Moshe Porian.
7-1 Digital Serial Input/Output Two basic approaches  Synchronous shared common clock signal all devices synchronised with the shared clock signal data.
S. Mandayam/ECE Dept./Rowan University Digital Communications / Fall 2002 Shreekanth Mandayam ECE Department Rowan University
Software Defined Radio Brad Freyberg, JunYong Lee, SungHo Yoon, Uttara Kumar, Tingting Zou Project Description System Design The goal of our project is.
Using Programmable Logic to Accelerate DSP Functions 1 Using Programmable Logic to Accelerate DSP Functions “An Overview“ Greg Goslin Digital Signal Processing.
3/7/05A. Semenov Batch-by-Batch Intensity Monitor 1 Two-Channel Batch by Batch Intensity Monitor for Main Injector BBI.
ISUAL Spectrophotometer Electronics C. Ingraham. 2NCKU UCB Tohoku CDR 9 July, 2001 Spectrophotometer Electronics C. Ingraham SP Electronics Functions.
Using Programmable Logic to Accelerate DSP Functions 1 Using Programmable Logic to Accelerate DSP Functions “A Tutorial“ Greg Goslin Digital Signal Processing.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
Technical Training. 1 Configuration: 2558 Analog Input Module 1. Select voltage or current input mode for each channel 3. Select digital filtering, offset.
Booster Cogging Upgrades Craig Drennan, Kiyomi Seiya, Alex Waller.
Mircea Bogdan, NSS2005 Oct , 2005 – Windham El Conquistador Resort, Puerto Rico1 Simultaneous Sampling ADC Data Acquisition System for the QUIET.
MICROPROCESSOR AND MICRO CONTROLLER LAB
1 LLRF Pre-readiness review (26th May, 2009) 27/10/2015 LLRF performance and its limitation based on KEK's experiments Shin Michizono (KEK) KEK’s LLRF.
Presenter: Wan Qi Choo.  A music synthesizer that uses the 8x8 grid of 64 buttons as its user interface to produce sound and emit light.  3 music playing.
Estimation of IQ vector components of RF field - Theory and implementation M. Grecki, T. Jeżyński, A. Brandt.
TRIO-CINEMA 1 UCB, 2/08/2010 Cinema Stein Interface FPGA (CSI) [Part II] Karthik Lakshmanan CINEMA - EE Team Space Sciences Laboratory University of California,
Initial Performance Results of the APS P0 (Transverse Bunch-to-Bunch) Feedback System N. DiMonte#, C.-Y. Yao, Argonne National Laboratory, Argonne, IL.
Features of the new Alibava firmware: 1. Universal for laboratory use (readout of stand-alone detector via USB interface) and for the telescope readout.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
ECE 353 Introduction to Microprocessor Systems Michael G. Morrow, P.E. Module #7 Assessment Quiz.
1 Linac/400 MeV BPM System Plans and Status Nathan Eddy PIP Meeting 9/7/11.
Present Uses of the Fermilab Digital Signal Receiver VXI Module Brian Chase,Paul Joireman, Philip Varghese RF Embedded Systems (LLRF) Group.
Themis Mission CDR FGM- 1 UCB, June FGM Hans-Ulrich Auster Institut für Geophysik und Meteorologie TU Braunschweig.
FGM peer PDR I/F - 1 Braunschweig, October 8-9, 2003 Digital Interface (I/F) Aris Valavanoglou Institut für Weltraumforschung (IWF) Austrian Academy of.
09/02/20121 Delay Chip Prototype & SPI interface Joan Mauricio La Salle (URL) 15/02/2013.
09/02/20121 Delay Chip Prototype & Delay Chip Test Board Joan Mauricio – Xavier Ondoño La Salle (URL) 12/04/2013.
Philippe Picard 2 nd SKADS Workshop October 2007 Station Processing Philippe Picard Observatoire de Paris Meudon, 11th October 2007.
FGM peer CDR GSE - 1 Berlin, April 6, 2004 Ground Support Equipment Concept (GSE) Werner Magnes Institut für Weltraumforschung (IWF) Austrian Academy of.
FGM peer CDR I/F - 1 Berlin, April 6, 2004 Digital Interface (I/F) Aris Valavanoglou Institut für Weltraumforschung (IWF) Austrian Academy of Sciences.
1 Programming of FPGA in LiCAS ADC for Continuous Data Readout Week 7 Report Friday 15 th August 2008 Jack Hickish.
GoetzPre-PDR Peer Review October 2013 FIELDS Time Domain Sampler Peer Review Keith Goetz University of Minnesota 1.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
THEMIS Mission PDR/CAR 1 UCB, November 12-14, 2003 Instrument Design Fluxgate Magnetometer (FGM) Werner Magnes Institut fuer Weltraumforschung (IWF) Austrian.
UniBoard Meeting, October 12-13th 2010 Jonathan Hargreaves, JIVE EVN Correlator Design UniBoard Meeting, October th 2010 Contract no
Design of the 64-channel ASIC: update DEI - Politecnico di Bari and INFN - Sezione di Bari Meeting INSIDE, December 18, 2014, Roma Outline  Proposed solution.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory18 July 2001 CMS Tracker FED CMS Tracker Two Weekly.
Status and Plans for Xilinx Development
JESD204B High Speed ADC Interface Standard
Solar Probe Plus – FIELDS Main Electronics Package
CALICE Readout Board Front End FPGA
FGM CDR FGM Electronics (FGE) Ronald Kroth MAGSON GmbH Berlin Germany.
Data Acquisition System
Science Requirements The FGM shall measure DC and low frequency perturbations of the magnetic field  see performance requirements The FGM shall measure.
The Control of Phase and Latency in the Xilinx Transceivers
Operational Description
Combiner functionalities
Analog-to-Digital Converters
Low Level RF Status Outline LLRF controls system overview
TLK10xxx High Speed SerDes Overview
Interfacing Data Converters with FPGAs
FIGURE 1: SERIAL ADDER BLOCK DIAGRAM
Low Level RF Status Outline LLRF controls system overview
Voice Manipulator Department of Electrical & Computer Engineering
AD5933 報告人:葉榮陞 指導教授:沈毓泰.
Electrical Communications Systems ECE Spring 2019
Digital Communications / Fall 2002
Electrical Communications Systems ECE
Presentation transcript:

FGM peer CDR FGE FPGA - 1 Berlin, April 6, 2004 FGE FPGA Olaf Hillenmaier Magson GmbH

FGM peer CDR FGE FPGA - 2 Berlin, April 6, 2004 Telemetry Interface CMD Receiver Write Decoder CMD ADR CMD DATA Wr.Adr. Parity Error Sync. Error Data CollectorTMH Data SR Data CollectorTML Data SR XYZ data Status XYZ data Status 1Hz Sync. CLK CLK Unit Mag.Start (128Hz) Serial Data TML Serial Data TMH CLK Serial CMD

FGM peer CDR FGE FPGA - 3 Berlin, April 6, 2004 Configuration registers X Y Z X Y Z X Y Z ADC ConstantDAC ConstantOffsets X Y Z DAC Registers Mode Register Excitation On/Off Std.Mode/Calibr. FB Relays TML Rate Filter Mode CMD DATA CMD DATA CMD DATA CMD DATA CMD DATA

FGM peer CDR FGE FPGA - 4 Berlin, April 6, 2004 DAC Interface Register 18 Bit DAC Accu. 18 Bit DAC Module 12 Bit DAC Module 12 Bit DAC signed Integer 18 Bit Register (for calculation) (one channel) DAC corse DAC fine Arithmetic unit MUX / SplitModule Auto feed back/ Calibration CMD DATA ADC Accu

FGM peer CDR FGE FPGA - 5 Berlin, April 6, 2004 Excitation / ADC CTR Excit. Phase Module ADC CTR Excit.On/Off (Phase) Start Excit. Sample (Number sampling periods) ADC Sample Add.End ADC ser. Data SR 14 Expand Module 24Bit ACCU 24Bit Arithm. Unit (one channel) CMD DATA CMD DATA

FGM peer CDR FGE FPGA - 6 Berlin, April 6, 2004 Arithmetic Unit XYZ ADC Accu XYZ DAC Accu XYZ ADC Coefficient XYZ DAC Coefficient XYZ Offset TML Frequency XYZ TMH XYZ TML Arithmetic Unit Filter mode

FGM peer CDR FGE FPGA - 7 Berlin, April 6, 2004 FPGA Development Status FGE BB Implementation in ProASIC A500K180 (24%) FPGA design routed in RT54SX72S ~ 50% (without ADC accumulator, filter calculation) Excitation, ADC CTR, ADC and DAC Interface, ADC and DAC Accumulator tested in VEX RT54SX32S FPGA Telemetry and Arithmetic unit tested with ProASIC