S.Zucca a,c, L. Gaioni b,c, A. Manazza a,c, M. Manghisoni b,c, L. Ratti a,c V. Re b,c, E. Quartieri a,c, G. Traversi b,c a Università degli Studi di Pavia.

Slides:



Advertisements
Similar presentations
1 1 Università degli Studi di Pisa, 2 INFN Pisa, 3 Scuola Normale Superiore di Pisa, 4 Università degli Studi di Pavia, 5 INFN Pavia, 6 Università degli.
Advertisements

G. RizzoSuperB WorkShop – 17 November R&D on silicon pixels and strips Giuliana Rizzo for the Pisa BaBar Group SuperB WorkShop Frascati-17 November.
1 Research & Development on SOI Pixel Detector H. Niemiec, T. Klatka, M. Koziel, W. Kucewicz, S. Kuta, W. Machowski, M. Sapor, M. Szelezniak AGH – University.
Specific requirements for analog electronics of a high counting rate TRD Vasile Catanescu NIHAM - Bucharest CBM 10th Collaboration Meeting Sept 25 – 28,
Snowmass 2005 SOI detector R&D Massimo Caccia, Antonio Bulgheroni Univ. dell’Insubria / INFN Milano (Italy) M. Jastrzab, M. Koziel, W. Kucewicz, H. Niemiec.
5ns Peaking Time Transimpedance Front End Amplifier for the Silicon Pixel Detector in the NA62 Gigatracker E. Martin a,b J. Kaplon b, A. Ceccucci b, P.
NA62 front end Layout in DM option Jan Kaplon/Pierre Jarron.
NA62 front end architecture and performance Jan Kaplon/Pierre Jarron.
SPiDeR  First beam test results of the FORTIS sensor FORTIS 4T MAPS Deep PWell Testbeam results CHERWELL Summary J.J. Velthuis.
CMOS technologies in the 100 nm range for rad-hard front-end electronics in future collider experiments V. Re a,c, L. Gaioni b,c, M. Manghisoni a,c, L.
Pierpaolo Valerio.  CLICpix is a hybrid pixel detector to be used as the CLIC vertex detector  Main features: ◦ small pixel pitch (25 μm), ◦ Simultaneous.
Università degli Studi di Pavia and INFN Pavia
VI th INTERNATIONAL MEETING ON FRONT END ELECTRONICS, Perugia, Italy A. Dorokhov, IPHC, Strasbourg, France 1 NMOS-based high gain amplifier for MAPS Andrei.
Fully depleted MAPS: Pegasus and MIMOSA 33 Maciej Kachel, Wojciech Duliński PICSEL group, IPHC Strasbourg 1 For low energy X-ray applications.
1 Development of the input circuit for GOSSIP vertex detector in 0.13 μm CMOS technology. Vladimir Gromov, Ruud Kluit, Harry van der Graaf. NIKHEF, Amsterdam,
CBM workshop – GSI, April 18th – 20th A. Rivetti Pixel detector development for PANDA A.Rivetti INFN – Sezione di Torino.
L. Ratti a,c, E. Pozzati a,c, C. Andreoli a,c, M. Manghisoni b,c, V. Re b,c, V. Speziali a,c, G. Traversi b,c a Università degli Studi di Pavia b Università.
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
65 nm CMOS analog front-end for pixel detectors at the HL-LHC
A. Rivetti Villa Olmo, 7/10/2009 Lepix: monolithic detectors for particle tracking in standard very deep submicron CMOS technologies. A. RIVETTI I.N.F.N.
Thanushan Kugathasan, CERN Plans on ALPIDE development 02/12/2014, CERN.
26 Apr 2009Paul Dauncey1 Digital ECAL: Lecture 2 Paul Dauncey Imperial College London.
A Fast Monolithic Active Pixel Sensor with in Pixel level Reset Noise Suppression and Binary Outputs for Charged Particle Detection Y.Degerli 1 (Member,
CMOS MAPS with pixel level sparsification and time stamping capabilities for applications at the ILC Gianluca Traversi 1,2
Summary of FPIX tests Tom Zimmerman Fermilab May 16, 2007.
Fermilab Silicon Strip Readout Chip for BTEV
Pixel detector development: sensor
-1-CERN (11/24/2010)P. Valerio Noise performances of MAPS and Hybrid Detector technology Pierpaolo Valerio.
G. Traversi, M. Manghisoni, L. Ratti, V. Re, V. Speziali Vertex 2007 – 16 th International Workshop on Vertex Detectors September 23 – 28, 2007 – Lake.
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
Eleuterio SpiritiILC Vertex Workshop, April On pixel sparsification architecture in 130nm STM technology ILC Vertex Workshop April 2008 Villa.
Monolithic and Vertically Integrated Pixel Detectors, CERN, 25 th November 2008 CMOS Monolithic Active Pixel Sensors R. Turchetta CMOS Sensor Design Group.
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
CBM 12 th Meeting, October 14-18, 2008, Dubna Present status of the first version of NIHAM TRD-FEE analogic CHIP Vasile Catanescu and Mihai Petrovici NIHAM.
Update on works with SiPMs at Pisa Matteo Morrocchi.
Ideas for a new INFN experiment on instrumentation for photon science and hadrontherapy applications – BG/PV group L. Ratti Università degli Studi di Pavia.
L. Ratti a,b, M. Dellagiovanna a, L. Gaioni a,b, M. Manghisoni b,c, V. Re b,c, G. Traversi b,c, S. Bettarini d,e, F. Morsani e, G. Rizzo d,e a Università.
NOISE MEASUREMENTS ON CLICPIX AND FUTURE DEVELOPMENTS Pierpaolo Valerio.
Analog front-end for vertically integrated hybrid and monolithic pixels L. Ratti Università degli Studi di Pavia and INFN Pavia XV SuperB General Meeting.
Analog Front End For outer Layers of SVT (L.4 & L.5) Team:Luca BombelliPost Doc. Bayan NasriPh.D. Student Paolo TrigilioMaster student Carlo FioriniProfessor.
Laboratorio di Strumentazione Elettronica Annual Report of Activities – a.a. 2009/2010 – October 15, 2010Phone Meeting – October 29, 2010 Characterization.
The SuperB Silicon Vertex Tracker Abstract : The SuperB project aims to build an asymmetric e+ - e- collider capable of reaching.
1 /28 LePIX – Front End Electronic conference – Bergamo 25 May 2011 – Piero Giubilato LePIX – monolithic detectors in advanced CMOS Collection electrode.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
Update on & SVT readout chip requirements
M. Manghisoni, L. Ratti Università degli Studi di Pavia INFN Pavia
Valerio Re Università di Bergamo and INFN, Pavia, Italy
10-12 April 2013, INFN-LNF, Frascati, Italy
KLOE II Inner Tracker FEE
Pixel front-end development
Activities in Pavia/Bergamo on Layer0 pixels
Charge sensitive amplifier
L. Rattia for the VIPIX collaboration
Giuliana Rizzo INFN and University, Pisa on behalf of SVT-SuperB group
INFN Pavia and University of Bergamo
V. Reb,c, C. Andreolia,c, M. Manghisonib,c, E. Pozzatia,c, L
L. Ratti, M. Manghisoni Università degli Studi di Pavia INFN Pavia
A 3D deep n-well CMOS MAPS for the ILC vertex detector
HV-MAPS Designs and Results I
L. Ratti V SuperB Collaboration Meeting
The SuperB Silicon Vertex Tracker
Activities in Pavia/Bergamo on SVT strip readout and on Layer0 pixels
A Fast Binary Front - End using a Novel Current-Mode Technique
Update on microstrip front-end and Layer0 pixel upgrade
SVT detector electronics
SVT detector electronics
Monolithic active pixel sensors in a 130 nm triple well CMOS process
BESIII EMC electronics
TCAD Simulation and test setup For CMOS Pixel Sensor based on a 0
Stefano Zucca, Lodovico Ratti
Presentation transcript:

S.Zucca a,c, L. Gaioni b,c, A. Manazza a,c, M. Manghisoni b,c, L. Ratti a,c V. Re b,c, E. Quartieri a,c, G. Traversi b,c a Università degli Studi di Pavia b Università degli Studi di Bergamo c INFN Pavia d Università degli Studi di Pisa e INFN Pisa 8th International Meeting on Front-End Electronics FEE 2011 Bergamo, May 2011 Analog front-ends for monolithic and hybrid pixels developed with a 3D CMOS process

FEE Bergamo, May 2011 Outline SuperB experiment and SVT Layer0 requirements Vertical Integration (3D) CMOS Technologies Analog FE for Apsel VI 3D MAPS chip Why are they so attractive for HEP applications? Issue for large matrices: voltage drop on analog VDD/GND lines. 3D Analog FE for Superpix1 hybrid pixels chip Comparison with the Apsel VI analog FE Fine tuning system for the threshold correction Conclusion and future plans DNW MAPS and hybrid pixels in 3D technology General description

FEE Bergamo, May 2011 The SuperB factory, an high luminosity e + -e - collider intended for HEP experiments, has been recently funded by the Italian Ministry for Education, University and Research. SuperB factory Two possible approaches for the SuperB Layer0 at full luminosity: Silicon Vertex Tracker very similar to that of the 5 layer BaBar experiment, completed by a Layer0 very close to the IP (about 1.5 cm) to improve the vertex resolution. Other requirements: Low material budget (<1% X 0 ) Fine granularity (50 μm pitch) CMOS MAPS: can provide low material budget and small pitch. Hybrid Pixels: more mature technology, with somewhat worse material budget features.

FEE Bergamo, May 2011 In wafer level 3D processes, multiple layers of planar devices are stacked and interconnected using inter-layer connections. Vertical Integration (3D) CMOS Technologies Advantages for HEP particle pixel detectors: The analog section (and the sensor) do not share the same substrate with the noisy digital readout. Less material in the IP: monolithic structure of the final chip enables post-process thinning. Dead area reduction: the readout electronics can be designed with virtually no peripheral circuits. Higher functional density more complex pixel readout chain (i.e. sparsified, triggered readout techniques). Apsel VI and Superpix1 have been designed in the Globalfoundries- Tezzaron 130 nm 3D CMOS process.

FEE Bergamo, May 2011 DNW MAPS DNW MAPS and hybrid pixels in 3D Technologies The inversely biased DNW acts as a collecting electrode. Hybrid pixels A readout chain is used for Q-V conversion gain decoupled from C D NMOS analog FE devices are built-in in the deep N-well. PMOS can be included in the design and placed in a separate layer charge collection efficiency close to 100%. Back to back assembled devices from two chips, by means of bump bonding techniques. They feature: high SNR 100% fill factor no crosstalk between the digital readout electronics and the sensor Large material budget innovative direct bonding techniques (Zyptronix or TMicro/ZyCube) In 3D design the use of two layers provides a lot of functionality in the pixel cell. Digital section DNW sensor Analog section Digital section Analog section 1 st Layer 2 nd Layer sensor

FEE Bergamo, May 2011 In-pixel logic for a time-ordered readout Complex in-pixel logic can be implemented without reducing the pixel collection efficiency (thanks to 3D integration) even improving the readout performance (readout could be data push or triggered). Courtesy of F. Morsani (INFN PI) Timestamp (TS) is broadcast to pixels and each pixel latches the current TS when fires. Matrix readout is TS ordered  A readout TS enters the pixel and an HIT-OR-OUT is generated for columns with hits associated to that TS  A column is read only if HIT- OR-OUT=1  DATA_OUT is generated for pixels in the active columns with hits associated to that TS.

FEE Bergamo, May 2011 Apsel VI front-end architecture First stage: charge PA with a C FB countinously discharged by an NMOS biased in deep subthreshold region. Second stage: RC-CR shaper with a transconductor feedback network: TIER1 (bottom) TIER2 (top) V bl chip wide distributed by an external voltage reference (not affected by voltage drop issues) Voltage drop effects reduction on the channel-to-channel dispersion of the DC voltage at the shaper output (V bl ) Third stage: comparator (placed on the top tier along with the in-pixel readout logic).

FEE Bergamo, May 2011 Charge Preamplifier Two local feedback networks (M4,M5 and M6,M7) to increase the small signal resistance at the node C. C p value is a trade-off between noise and bandwidth. C M FB is used to discharge C FB after the particle hit. DC gain=84 dB F -3dB = 40 kHz

FEE Bergamo, May 2011 Shaping stage Cascode input stage and output source follower. First order RC-CR shaping stage: t p : peaking time The transconductor keeps the circuit in the correct bias point and set the output waveform peaking time at the designed value. It can be demonstrated that, in order to obtain an output waveform with the desired t p (constant at the varying of the input signal amplitude), the following equations must be satisfied: A 0 : open loop DC gain f 0 : -3dB cutoff frequency

FEE Bergamo, May 2011 Shaping stage Mirrored load transconductor with source degeneration resistance. Since C 2 value has to be small (≈ 50 fF) for area occupancy reasons, Gm value must be very low (≈ 20 nS) to obtain the desired t p (≈ 300 ns) I transc ≈ A Standard solutionSource degeneration solution Mirrored load transconductor : Higher I transc Wider linear range

FEE Bergamo, May 2011 Voltage drop on analog VDD/GND lines May be an issue with large matrices of relatively current-hungry detectors  V d =15/20 mV (typ/max) Voltage drop on the AVDD and AGND lines causes changes in some pixel current sources, in particular in the shaper input branch and in the transconductor. These current changes lead to a degradation of the front-end performance (i.e. charge sensitivity and peaking time). Apsel VI features: I analog_cell =25 μA 128x100 pixels matrix for the next run Considering the case of a larger matrix (i.e. 256x256 elements), supplied from both sides, we obtain the following voltage drop on AVDD and AGND: AVDDperipheral AVDDpixel AGNDpixelAGNDperipheral M. Manghisoni, E. Quartieri et al.,“High Accuracy Injection Circuit for Pixel-Level Calibration of Readout Electronics” presented at the 2010 IEEE Nuclear Science Symposium Conference, Knoxville, USA, October 30 - November I =120 nA I sib ≈120 nA I transc ≈ 2.5 nA

FEE Bergamo, May 2011 Effects on the shaper output waveform Voltage drop is simulated as a symmetrical voltage variation in the analog power (AVDD) and ground (AGND) lines. AVDD=1.5 V-ΔV d, AGND=ΔV d w/o voltage drop compensationwith voltage drop compensation ΔV D =60 mV ΔV D =40 mV ΔV D =20 mV ΔV D =0 mV ΔV D =20 mV ΔV D =40 mV ΔV D =60 mV

FEE Bergamo, May 2011 Effects on peaking time and charge sensitivity Voltage drop is simulated as a symmetrical voltage variation in the analog power (AVDD) and ground (AGND) lines. AVDD=1.5 V-ΔV d, AGND=ΔV d Charge sensitivity variation [%]Peaking time variation [ns]

FEE Bergamo, May 2011 Apsel VI performance Apsel VI Charge sensitivity850 mV/fC Peaking time320 ns ENC34 e- Threshold dispersion before/after correction103/13 e- INL 2000 e-)2.1% Analog power consumption33 μW/pixel Detector parasitic capacitance 300 fF Implemented structure128x100 pixels Pixel pitch50 μm

FEE Bergamo, May 2011 Superpix1 3D hybrid chip front-end architecture Lower power consumption (I cell ≈ 7 μA) reduces the voltage drop effects on the channel-to-channel baseline voltage (V bl ) dispersion current mirror, also less noisy than transconductor. TIER1 (bottom) TIER2 (top) C 2 linearly discharged by a constant current I mir linear increase of the recovery time with input signal amplitude. Lower detector parasitic capacitance (C D ≈150 fF): lower noise and power consumption Fine tuning system in order to reduce the threshold dispersion: I DAC is set by a 4 bit current steering DAC in each channel. DAC driven by a thermometric code decoder. All in a 50 μm pixel pitch

FEE Bergamo, May 2011 Superpix1 analog front-end Superpix1 Charge sensitivity48 mV/fC Peaking injected electrons 260 ns ENC130 e- Threshold dispersion before/after correction 560/65 e- Analog power consumption10 μW/pixel Detector parasitic capacitance150 fF Implemented structure128x32 pixels Pixel pitch50 μm Main features This plot shows that an optimum condition exists for the threshold correction operation (DAC output range ≈ 5σ th ):

FEE Bergamo, May 2011 Two different approaches are being considered for the design of the readout chip in view of applications to the SVT Layer0 of the SuberB factory. Conclusion and future plans Future steps include the characterization of both the chips ( ). Apsel VI and Superpix1 will be fabricated in the Globalfoundries-Tezzaron 130 nm 3D CMOS technology (to be submitted Q4 2011). MAPS and hybrid pixels can capitalize on 3D CMOS processes in terms of: immunity of the analog section (and of the sensor in MAPS) from digital signals increase of the functional density in the pixel cell higher collection efficiency (MAPS)