KIT – University of the State of Baden-Wuerttemberg and National Research Center of the Helmholtz Association Institute for Data Processing and Electronics.

Slides:



Advertisements
Similar presentations
A reconfigurable system featuring dynamically extensible embedded microprocessor, FPGA, and customizable I/O Borgatti, M. Lertora, F. Foret, B. Cali, L.
Advertisements

2D Detectors DAQ Overview 2D detectors are organized as tiles providing 10G Ethernet serialized portions of the full.
Graduate Computer Architecture I Lecture 15: Intro to Reconfigurable Devices.
Super Fast Camera System Performed by: Tokman Niv Levenbroun Guy Supervised by: Leonid Boudniak.
Microelectronics Design Group RAL - Microelectronics Open Day 28 th June 2005 Intelligent Digital Sensors Jamie Crooks.
An ATCA and FPGA-Based Data Processing Unit for PANDA Experiment H.XU, Z.-A. LIU,Q.WANG, D.JIN, Inst. High Energy Physics, Beijing, W. Kühn, J. Lang, S.
1 Fast Communication for Multi – Core SOPC Technion – Israel Institute of Technology Department of Electrical Engineering High Speed Digital Systems Lab.
Trigger-less and reconfigurable data acquisition system for J-PET
A Performance and Energy Comparison of FPGAs, GPUs, and Multicores for Sliding-Window Applications From J. Fowers, G. Brown, P. Cooke, and G. Stitt, University.
Mahesh Sukumar Subramanian Srinivasan. Introduction Face detection - determines the locations of human faces in digital images. Binary pattern-classification.
Using FPGAs with Embedded Processors for Complete Hardware and Software Systems Jonah Weber May 2, 2006.
May 8, Peripheral Design Options For USB 2.0 Solutions Dave Thompson Manager of High Speed I/O Development Agere Systems,
General Purpose FIFO on Virtex-6 FPGA ML605 board midterm presentation
Mobile Handset Hardware Architecture
Students: Oleg Korenev Eugene Reznik Supervisor: Rolf Hilgendorf
Xilinx at Work in Hot New Technologies ® Spartan-II 64- and 32-bit PCI Solutions Below ASSP Prices January
[1] Reference: QCam API reference manual document version Charge Coupled Device (CCD)
Department of Electrical Engineering Electronics Computers Communications Technion Israel Institute of Technology High Speed Digital Systems Lab. High.
Helmholtz International Center for CBM – Online Reconstruction and Event Selection Open Charm Event Selection – Driving Force for FEE and DAQ Open charm:
GBT Interface Card for a Linux Computer Carson Teale 1.
Research on Reconfigurable Computing Using Impulse C Carmen Li Shen Mentor: Dr. Russell Duren February 1, 2008.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser Dariusz Makowski, Technical University of Łódź LLRF review, DESY, 3-4 December 2007 Advanced.
Data acquisition system for the Baikal-GVD neutrino telescope Denis Kuleshov Valday, February 3, 2015.
J. Christiansen, CERN - EP/MIC
A Front End and Readout System for PET Overview: –Requirements –Block Diagram –Details William W. Moses Lawrence Berkeley National Laboratory Department.
Presentation for the Exception PCB February 25th 2009 John Coughlan Ready in 2013 European X-Ray Free Electron Laser XFEL DESY Laboratory, Hamburg Next.
Slide ‹Nr.› l © 2015 CommAgility & N.A.T. GmbH l All trademarks and logos are property of their respective holders CommAgility and N.A.T. CERN/HPC workshop.
Next Generation Operating Systems Zeljko Susnjar, Cisco CTG June 2015.
Design Criteria and Proposal for a CBM Trigger/DAQ Hardware Prototype Joachim Gläß Computer Engineering, University of Mannheim Contents –Requirements.
Heterogeneous Technology Alliance Photonic on Silicon : Electro-optical links for massively parallel multiprocessors systems- in-package.
1 07/10/07 Forward Vertex Detector Technical Design – Electronics DAQ Readout electronics split into two parts – Near the detector (ROC) – Compresses and.
LOGIC OPTIMIZATION USING TECHNOLOGY INDEPENDENT MUX BASED ADDERS IN FPGA Project Guide: Smt. Latha Dept of E & C JSSATE, Bangalore. From: N GURURAJ M-Tech,
CS 546: Intelligent Embedded Systems Gaurav S. Sukhatme Robotic Embedded Systems Lab Center for Robotics and Embedded Systems Computer Science Department.
01/04/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
High Speed Detectors at Diamond Nick Rees. A few words about HDF5 PSI and Dectris held a workshop in May 2012 which identified issues with HDF5: –HDF5.
Connecting EPICS with Easily Reconfigurable I/O Hardware EPICS Collaboration Meeting Fall 2011.
Industrial Controls Engineering Department First CERN PXI Users Group meeting 19 th October 2011 – Hubert REYMOND – EN/ICE 1.
1 Calorimeter electronics Upgrade Outcome of the meeting that took place at LAL on March 9th, 2009 Calorimeter Upgrade Meeting Barcelona March 10th-11st,
XLV INTERNATIONAL WINTER MEETING ON NUCLEAR PHYSICS Tiago Pérez II Physikalisches Institut For the PANDA collaboration FPGA Compute node for the PANDA.
Calorimeter Digitisation Prototype (Material from A Straessner, C Bohm et al) L1Calo Collaboration Meeting Cambridge 23-Mar-2011 Norman Gee.
GBT-FPGA Interface Carson Teale. GBT New radiation tolerant ASIC for bidirectional 4.8 Gb/s optical links to replace current timing, trigger, and control.
Status report Pillar-1: Technology. The “Helmholtz-Cube” Vertically Integrated Detector Technology Replace standard sensor with: 3D and edgeless sensors,
KM3NeT Offshore Readout System On Chip A highly integrated system using FPGA COTS S. Anvar, H. Le Provost, F. Louis, B.Vallage – CEA Saclay IRFU – Amsterdam/NIKHEF,
Mitglied der Helmholtz-Gemeinschaft FairMQ with FPGAs and GPUs Simone Esch –
August 24, 2011IDAP Kick-off meeting - TileCal ATLAS TileCal Upgrade LHC and ATLAS current status LHC designed for cm -2 s 7+7 TeV Limited to.
Institute for Data Processing and Electronics KIT – University of the state of Baden-Wuerttemberg and national large-scale research institution of the.
DAQ Selection Discussion DAQ Subgroup Phone Conference Christopher Crawford
KIT – University of the State of Baden-Württemberg and National Research Center of the Helmholtz Association Measurement of cosmic ray air showers using.
Text optional: Institutsname Prof. Dr. Hans Mustermann Mitglied der Leibniz-Gemeinschaft `Cross disciplinary applications` Annual Meeting and.
Constructing a system with multiple computers or processors 1 ITCS 4/5145 Parallel Programming, UNC-Charlotte, B. Wilkinson. Jan 13, 2016.
The trigger-less readout for the Mu3e experiment Dirk Wiedner On behalf of the Mu3e collaboration 31 March 20161Dirk Wiedner.
Status Report of the PC-Based PXD-DAQ Option Takeo Higuchi (KEK) 1Sep.25,2010PXD-DAQ Workshop.
Heterogeneous Processing KYLE ADAMSKI. Overview What is heterogeneous processing? Why it is necessary Issues with heterogeneity CPU’s vs. GPU’s Heterogeneous.
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
The ALICE Data-Acquisition Read-out Receiver Card C. Soós et al. (for the ALICE collaboration) LECC September 2004, Boston.
Fastest Data Processing in Image Reconstruction for Compton Camera Imaging
Suren Chilingaryan, Andreas Kopmann
M. Bellato INFN Padova and U. Marconi INFN Bologna
The Jülich Digital Readout System for PANDA Developments
Hands On SoC FPGA Design
Enrico Gamberini, Giovanna Lehmann Miotto, Roland Sipos
KRB proposal (Read Board of Kyiv group)
Ewald Effinger, Bernd Dehning
System On Chip.
Electronics for Physicists
NI-sbRIO BASED PLATFORM FOR REAL TIME SPECTROSCOPY
Ultra-Low-Voltage UWB Baseband Processor
Commodity Flash ADC-FPGA Based Electronics for an
Electronics for Physicists
FAN5358 2MHz, 500mA, SC70 Synchronous Buck Regulator
Presentation transcript:

KIT – University of the State of Baden-Wuerttemberg and National Research Center of the Helmholtz Association Institute for Data Processing and Electronics Detector Technology and Systems Platform S2: Ultrafast Communication and Analysis Andreas Kopmann

Institute for Data Processing and Electronics 29. Mai 2012 Applications at KIT Research field: Structure of Matter Astroparticle physics: Auger / FD, Radio detector Neutrino physics KATRIN Dark matter: Edelweiss High energy physics Operation of the light source ANKA HDRI Ultrafast tomography / GPU Computing Querschnitt: Ultrasound computer tomography Early breast cancer diagnostics Workshop on Ultrafast Communication and Analysis

Institute for Data Processing and Electronics 39. Mai 2012 Applications at KIT Workshop on Ultrafast Communication and Analysis Structure of Matter „Querschnitt“ Neutrino Experiment KATRIN Astroparticle Physics Pierre Auger Observatory Ultrasound Computer Tomography Early breast cancer diagnostics High-engery Physics KIT Light Source ANKA High Data Rate Processing and Analysis Initiative HDRI

Institute for Data Processing and Electronics 49. Mai 2012 High Speed Optical Communication Technology Workshop on Ultrafast Communication and Analysis Optical modulation: Higher speeds possible than with directly modulated laser diodes Power efficient Mach-Zehnder modulator phase modulator phase modulator (optional) splitter combiner constructive or destructive interference cw laser detector Encoding information on light at 42 Gbit/s (the first electro-optic silicon modulator) 1 pJ/bit power consumption with potential go down to 10 fJ/bit1 pJ/bit power consumption with potential go down to 10 fJ/bit C. Koos et al., Nature photonics 3, (2009) Work package 7: Goal: Monolithic Photonic Integrated Circuits Goal: Monolithic Photonic Integrated Circuits

Institute for Data Processing and Electronics 59. Mai 2012 High-throughput Camera Platform Workshop on Ultrafast Communication and Analysis Prototype Readout board (Xilinx ml605) Daughter board with CMOSIS sensor External PCI Express Link (to compute server) The main features: PCI Express interface for continuous data acquisition at full speed (ca. 2 GB/sec) Easily extendable to any available CMOS image sensor Fully programmable  adjustable image exposure time and dynamic range, analog and digital pixel features as pixel threshold, mask, analog gain, on-line image processing etc. Xilinx FPGA (for fast readout & on-line data process) Large DDR3 local memory Work package 6:

Institute for Data Processing and Electronics 69. Mai 2012 Standardization: xTCA for Physics Workshop on Ultrafast Communication and Analysis HW Development at DESY xTCA.4 compatible board Based on DAMC2 module Similar functionality Lower Price and/or higher performance New generation of FPGAs First Kintex7 and later Zynq 28 nm low power technology Up to Gb/s transceivers DDR3 memory Up to Logic Cells Up to 500 I/Os ARM or soft-core processor Firmware Development at KIT AXI4 (ARM AMBA 4.0) Bus Architecture High Performance Memory mapped Low Throughput High speed streaming User-Framework with ready to use modules for board peripherals Memory Interface Rear Transition Module PCIe Interface FMC Interface Linux OS Integration

Institute for Data Processing and Electronics 79. Mai 2012 Verbesserung der Einsetzbarkeit FPGA basierter Systeme bei hoher Strahlenbelastung Internal KIT Funding Entwurf, Aufbau und Betrieb einer Meßeinrichtung am Zyklotron. Erste Beurteilung der Strahlenempfindlichkeit von FPGAs Erste Bewertung der Gegenmaßnahmen, wie Sie in der Literatur für ähnliche Anwendungsbereiche (z.B. Weltraumanwendungen) beschrieben werden. Workshop on Ultrafast Communication and Analysis

Institute for Data Processing and Electronics 89. Mai 2012Workshop on Ultrafast Communication and Analysis Young Investigator Group CADEMA: Computer Aided Design and Exploration of Multi-Core Architectures Research Objective Development of novel methods and tools to support application developers with: Selecting a heterogeneous multi-core architecture which fulfills the constraints of the target application Efficient application parallelization for the target multi-core architecture Research Objective Development of novel methods and tools to support application developers with: Selecting a heterogeneous multi-core architecture which fulfills the constraints of the target application Efficient application parallelization for the target multi-core architecture

Institute for Data Processing and Electronics 99. Mai 2012 GPU Computing: Tomographic Reconstruction Workshop on Ultrafast Communication and Analysis Sample:Plastic holder with porose polyethylene grains Source data:24GB (2000 projections, 3 32 bits) 3D Image: 11GB (3 32 bits) Complexity: 54 Tflop computation complexity 77x - Reconstruction 45x – I/O (storage) 57x - Overall 3D reconstructed sampleSingle projection Used as test bench I/O (storage) GPU server commissioned in ANKA Work package 8:

Institute for Data Processing and Electronics 109. Mai 2012 Optimization for Graphic Processors (GPUs) Workshop on Ultrafast Communication and Analysis

Institute for Data Processing and Electronics 119. Mai 2012 GPU Computing for Scientific Applications Workshop on Ultrafast Communication and Analysis

Institute for Data Processing and Electronics 129. Mai 2012 Summary Work package 7: Optical Communications Research on optical modulation Monolithic Photonic Integrated Circuit Work package 6: Intelligent Logic High-throughput Camera Platform Standardization: xTCA Effects of Radiation on FPGAs Computer Aided Design and Exploration of Multi-Core Architectures Work package 8: GPUs for Scientific Applications Parallel Computing Framework Workshop on Ultrafast Communication and Analysis