16 February 2011 Herbert Cornelius Intel. Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective.

Slides:



Advertisements
Similar presentations
© Copyright 2012 Hewlett-Packard Development Company, L.P. The information contained herein is subject to change without notice. The future is mission.
Advertisements

Software & Services Group Developer Products Division Copyright© 2013, Intel Corporation. All rights reserved. *Other brands and names are the property.
Intel® Education Fluid Math™
Visit our Focus Rooms Evaluation of Implementation Proposals by Dynamics AX R&D Solution Architecture & Industry Experts Gain further insights on Dynamics.
Copyright © 2006, Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners Intel® Core™ Duo Processor.
HEVC Commentary and a call for local temporal distortion metrics Mark Buxton - Intel Corporation.
Intel® 64-bit Platforms Platform Features. Agenda Introduction and Positioning of Intel® 64-bit Platforms Intel® 64-Bit Xeon™ Platforms Intel® Itanium®
1 Comparing The Intel ® Core ™ 2 Duo Processor to a Single Core Pentium ® 4 Processor at Twice the Speed Performance Benchmarking and Competitive Analysis.
Intel® Processor Architecture: Multi-core Overview Intel® Software College.
Intel ® Server Platform Transitions Nov / Dec ‘07.
Online Channel Management
Intel® Education Read With Me Intel Solutions Summit 2015, Dallas, TX.
Yabin Liu Senior Program Manager Business Intelligence and Reporting.
1b.1 Types of Parallel Computers Two principal approaches: Shared memory multiprocessor Distributed memory multicomputer ITCS 4/5145 Parallel Programming,
Intel® Education Learning in Context: Science Journal Intel Solutions Summit 2015, Dallas, TX.
Scott Tucker Program Manager Customer and Loyalty.
Getting Reproducible Results with Intel® MKL 11.0
ORIGINAL AUTHOR JAMES REINDERS, INTEL PRESENTED BY ADITYA AMBARDEKAR Overview for Intel Xeon Processors and Intel Xeon Phi coprocessors.
Intel® Solid-State Drive Data Center TCO Calculator The data in this presentation is based on your analysis and business assumptions when using the Intel®
One physical processor – may consist of one or more cores One processing unit – may consist of one or more logical processors One logical computing.
Software & Services Group, Developer Products Division Copyright © 2010, Intel Corporation. All rights reserved. *Other brands and names are the property.
Intel Confidential — Do Not Forward Embedded Solutions Smart Sustainable Cities ITU-UNESCO Montevideo, March 11. Marcelo E. Volpi LAR Technology Team.
Make It So ! A Tale of Two Needs Dr. Robert W. Wisniewski Chief Software Architect Extreme Scale Computing Senior Principal Engineer, Intel Corporation.
GPU Programming with CUDA – Accelerated Architectures Mike Griffiths
OpenMP in a Heterogeneous World Ayodunni Aribuki Advisor: Dr. Barbara Chapman HPCTools Group University of Houston.
Orion Granatir Omar Rodriguez GDC 3/12/10 Don’t Dread Threads.
Evaluation of a DAG with Intel® CnC Mark Hampton Software and Services Group CnC MIT July 27, 2010.
IBIS-AMI and Direction Indication February 17, 2015 Updated Feb. 20, 2015 Michael Mirmak.
1 Intel® Many Integrated Core (Intel® MIC) Architecture MARC Program Status and Essentials to Programming the Intel ® Xeon ® Phi ™ Coprocessor (based on.
Copyright © 2008 Intel Corporation. All rights reserved. FROM SINGLE- TO MANY-CORE COMPUTING 14 April 2008 Dr Herbert Cornelius Intel EMEA.
Computer Performance Computer Engineering Department.
1b.1 Types of Parallel Computers Two principal approaches: Shared memory multiprocessor Distributed memory multicomputer ITCS 4/5145 Parallel Programming,
Intel® Education Learning in Context: Concept Mapping Intel Solutions Summit 2015, Dallas, TX.
Uncovering the Multicore Processor Bottlenecks Server Design Summit Shay Gal-On Director of Technology, EEMBC.
3. April 2006Bernd Panzer-Steindel, CERN/IT1 HEPIX 2006 CPU technology session some ‘random walk’
High Performance Computing Processors Felix Noble Mirayma V. Rodriguez Agnes Velez Electric and Computer Engineer Department August 25, 2004.
Enterprise Platforms & Services Division (EPSD) JBOD Update October, 2012 Intel Confidential Copyright © 2012, Intel Corporation. All rights reserved.
Taking the Complexity out of Cluster Computing Vendor Update HPC User Forum Arend Dittmer Director Product Management HPC April,
Copyright © 2002, Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners
Intel Confidential – For Use with Customers under NDA Only Revision - 01 Legal Disclaimer INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL®
IBIS-AMI and Direction Decisions
IBIS-AMI and Direction Indication February 17, 2015 Michael Mirmak.
Copyright © 2006 Intel Corporation. WiMAX Wireless Broadband Access: The World Goes Wireless Michael Chen Director of Product & Platform Marketing Group.
Steve Pawlowski Intel Senior Fellow GM, Architecture and Planning CTO, Digital Enterprise Group Intel Corporation HPC: Energy Efficient Computing April.
Copyright © 2008 Intel Corporation. All rights reserved. Intel Delivering Leadership HPC Technology – today and tomorrow – …for Grids …for Grids Sept 22th,
Recognizing Potential Parallelism Introduction to Parallel Programming Part 1.
The Drive to Improved Performance/watt and Increasing Compute Density Steve Pawlowski Intel Senior Fellow GM, Architecture and Planning CTO, Digital Enterprise.
Copyright © 2011 Intel Corporation. All rights reserved. Openlab Confidential CERN openlab ICT Challenges workshop Claudio Bellini Business Development.
1 Latest Generations of Multi Core Processors
Boxed Processor Stocking Plans Server & Mobile Q1’08 Product Available through February’08.
Virtualization for the Win! Scaling Electronic Sports League’s servers way up Sreeram Sammeta Paul Lindberg Intel.
© Copyright 2012 Hewlett-Packard Development Company, L.P. The information contained herein is subject to change without notice. HP Update IDC HPC Forum.
Yang Yu, Tianyang Lei, Haibo Chen, Binyu Zang Fudan University, China Shanghai Jiao Tong University, China Institute of Parallel and Distributed Systems.
Josef Schauer Program Manager Previous version support.
Revision - 01 Intel Confidential Page 1 Intel HPC Update Norfolk, VA April 2008.
Co-Processor Architectures Fermi vs. Knights Ferry Roger Goff Dell Senior Global CERN/LHC Technologist |
Josef Schauer Program Manager Commerce Data Exchange.
INTEL CONFIDENTIAL Intel® Smart Connect Technology Remote Wake with WakeMyPC November 2013 – Revision 1.2 CDI/IBP #:
Meera Mahabala Program Manager Online storefront.
The Technology Catalyst Performance: Computational capability – Improve application performance by as much as 10X, Increase density and lowering cost.
© 2008 Hewlett-Packard Development Company, L.P. The information contained herein is subject to change without notice ProLiant G5 to G6 Processor Positioning.
1 Game Developers Conference 2008 Comparative Analysis of Game Parallelization Dmitry Eremin Senior Software Engineer, Intel Software and Solutions Group.
Manycore processors Sima Dezső October Version 6.2.
M. Bellato INFN Padova and U. Marconi INFN Bologna
Lynn Choi School of Electrical Engineering
Many-core Software Development Platforms
12/26/2018 5:07 AM Leap forward with fast, agile & trusted solutions from Intel & Microsoft* Eman Yarlagadda (for Christine McMonigal) Hybrid Cloud – Product.
Chapter 1 Introduction.
SERVER INNOVATION ACCELERATES IT TRANSFORMATION
Expanded CPU resource pool with
Presentation transcript:

16 February 2011 Herbert Cornelius Intel

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 2 Legal Disclaimer INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL’S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL® PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. INTEL PRODUCTS ARE NOT INTENDED FOR USE IN MEDICAL, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS. Intel may make changes to specifications and product descriptions at any time, without notice. All products, dates, and figures specified are preliminary based on current expectations, and are subject to change without notice. Intel, processors, chipsets, and desktop boards may contain design defects or errors known as errata, which may cause the product to deviate from published specifications. Current characterized errata are available on request. Penryn, Nehalem, Westmere, Sandy Bridge, and other code names featured are used internally within Intel to identify products that are in development and not yet publicly announced for release. Customers, licensees and other third parties are not authorized by Intel to use code names in advertising, promotion or marketing of any product or services and any such use of Intel's internal code names is at the sole risk of the user Performance tests and ratings are measured using specific computer systems and/or components and reflect the approximate performance of Intel products as measured by those tests. Any difference in system hardware or software design or configuration may affect actual performance. Intel, Xeon, Netburst, Core, VTune, and the Intel logo are trademarks of Intel Corporation in the United States and other countries. *Other names and brands may be claimed as the property of others. Copyright © 2010 Intel Corporation.

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 3 Intel in High-Performance Computing A long term commitment to the HPC market segment Large Scale Clusters for Test & Optimization Tera/Exa- Scale Research Leading Performance, Energy Efficient Platform Building Blocks Dedicated, Renowned Applications Expertise Broad Software ToolsPortfolio Defined HPC Application Platform Many Integrated Core Architecture Manufacturing Process Technologies

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 4 The Majority of all HPC-Systems are Clusters (Source: IDC) CORE Message Passing between/inside Nodes Multi-Threading within each (SMP) Node M I/O P M I/O M M Interconnect P... e.g. CO-PROCESSOR M Vectorization (SIMD) within each Core

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 5 Intel Technology is Changing HPC Performance, Energy Efficiency, Reliability, TCO SOLID STATE DISK Optimize Performance for I/O Intensive Apps and Boot Drive Replacement 10GbE Bridging the Gap Between 1GbE and Infiniband*, with RDMA PROCESSOR Scalable Performance and Energy Efficiency A platform approach to high performance

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 6 Wide Range of Processor Solutions Embedded, Consumer Electronics Embedded, Mobile Internet Devices Laptop, Desktop Server, Workstation Mission Critical Compatible with the World’s largest Software and Platform Eco-System 10X10X HIGHER PERFORMANCE LOWER POWER DEMAND

Copyright © 2010 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners GUIDING PRINCIPLES FOR SPEED & DENSITY Energy Efficient FasterCoolerEco-Friendly

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 8 Moore’s Law: Alive and Well at Intel 90 nm nm nm nm nm nm 2009 OnTrack 15nm Potential future options, no indication of actual product or development, subject to change without notice. Transistor Performance +20% Switching Power -30% Continuing Moore’s Law each new process technology allows up to: 22 nm 2011 Production Development Research

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 9 Intel® Architecture Processors More Performance and New Capabilities Integration CPU Integrated Integer Add Integrated Floating-Point Add Integrated SIMD Add Integrated Graphics and I/O F.P. SIMD GFX New Instructions Add Memory Controller F.P. SIMD IMC

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 10 Tick-Tock Development Cycles Integrate. Innovate. Sandy Bridge Ivy Bridge Future Proc. Westmere Nehalem 45nm 32nm 22nm Penryn Forecast TICK TOCK Intel® Core™ Microarchitecture Sandy Bridge Microarchitecture Copyright © 2010 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners SSE4.2 SSE4.1AESNI AVX Future Instructions Potential future options, subject to change without notice.

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 11 Increasing Performance and Energy Efficiency Process Technology 22NM Core Architecture AVX Legacy TURBO-BOOST Processors MULTI/MANY-CORE Potential future options, subject to change without notice. Note: not all cores are equal !

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 12 Intel HPC Programming MPI (C/C++, FTN)Co-Array Fortran (CAF)MKL, IPP (C/C++, FTN) ArBB (C++) TBB (C++) CnC (C++) Cilk Plus (C/C++)CEAN (C++)Fortran90 Arrays (FTN)OpenMP (C++/FTN)OpenCL (C/C++) Intel Compilers (C/C++, FTN) Potential future options subject to change without notice.

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 13 More Performance Heterogeneous Computing Components CPUGFX DSP* FPGA* CRYPT PhysX* Your own ASIC YoA*

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 14 Multi-Core  Many-Core for Highly Parallel Computing Common Tools Suite and Programming Model Software tools become architecturally aware (C/C++, FTN, TBB, ArBB, …) Many Core for Highly-Parallel Workloads Intel® Many Integrated Core architecture performance very promising for HPC Industry Leading Performance with Xeon® Xeon is right for most HPC workloads Extending ISA (AVX, …) Extending IA to highly-parallel workloads and may-core computing maintaining existing programming models and software tools Future options subject to change without notice.

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 15 The Newest Addition to the Intel Server Family. Industry’s First General Purpose Many Core Architecture The Newest Addition to the Intel Server Family. Industry’s First General Purpose Many Core Architecture How to get High Performance and Energy Efficiency for highly Parallel Workloads? small extreme energy efficient core high F.P. performance (VPU/SIMD) many integrated small energy efficient and high-performance cores +

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 16 Knights Ferry - Aubrey Isle Processor Multiple IA cores16-wide vector units (512b)1024-bit ring bus - In-order, short pipeline- Extended instruction setGDDR memory - Multi-thread supportFully coherent caches- Supports virtual memory Memory Controller System & I/O PCIe Interface Memory Controller Fixed Function Multi-Threaded Wide SIMD I$ D$ Multi-Threaded Wide SIMD I$ D$ Multi-Threaded Wide SIMD I$ D$ Multi-Threaded Wide SIMD I$ D$... Shared coherent L2 Cache Future options subject to change without notice. Standard IA Shared Memory Programming GDDR

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 17 The “Knights” Family Future options subject to change without notice. Knights Ferry 1 st Intel® MIC product 22nm process >50 Intel Architecture cores Knights Corner Future Knights Products Development Platform

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 18 “Knights Ferry” Development Platform Growing availability through 2011 Up to 32 cores, up to 1.2 GHz Up to 128 threads at 4 threads / core Up to 8MB shared coherent cache 1-2 GB GDDR5 shared memory PCIe Card Bundled with Intel HPC SW tools Growing availability through 2011 Up to 32 cores, up to 1.2 GHz Up to 128 threads at 4 threads / core Up to 8MB shared coherent cache 1-2 GB GDDR5 shared memory PCIe Card Bundled with Intel HPC SW tools Software development platform for Intel® MIC architecture Software Development Platform

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 19 Intel ® MIC Architecture Programming ® Intel ® Xeon ® processor family ® Intel® Xeon ® processor ® Intel® Xeon ® processor Intel® MIC architecture co-processor Intel® MIC architecture co-processor Single Source Code Compilers, Libraries, Runtimes Compilers, Libraries, Runtimes Co mmon with Intel® Xeon® Programming Models and Languages Programming Models and Languages C/C++, Fortran compilers C/C++, Fortran compilers Intel S W developer tools and libraries (MKL, PBB, ArBB, Cilk Plus, …) Intel S W developer tools and libraries (MKL, PBB, ArBB, Cilk Plus, …) Coding and optimization techniquesCoding and optimization techniques Ecosystem supportEcosystem support Co mmon with Intel® Xeon® Programming Models and Languages Programming Models and Languages C/C++, Fortran compilers C/C++, Fortran compilers Intel S W developer tools and libraries (MKL, PBB, ArBB, Cilk Plus, …) Intel S W developer tools and libraries (MKL, PBB, ArBB, Cilk Plus, …) Coding and optimization techniquesCoding and optimization techniques Ecosystem supportEcosystem support Eliminates Need for Dual Programming Architecture For illustration only, potential future options subject to change without notice. Multi-Core Many-Core Same Programming Models

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 20 Example: Computing PI # define NSET int main ( int argc, const char** argv ) {long int i; float num_inside, Pi; num_inside = 0.0f; #pragma offload target (MIC) #pragma omp parallel for reduction(+:num_inside) for( i = 0; i < NSET; i++ ) {float x, y, distance_from_zero; // Generate x, y random numbers in [0,1) x = float(rand()) / float(RAND_MAX + 1); y = float(rand()) / float(RAND_MAX + 1); distance_from_zero = sqrt(x*x + y*y); if ( distance_from_zero <= 1.0f ) num_inside += 1.0f; } Pi = 4.0f * ( num_inside / NSET ); printf("Value of Pi = %f \n",Pi); } A one line addition from the CPU version For illustration only, potential future options subject to change without notice.

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 21 Intel TeraScale Research Areas Terabits of I/O throughput Future vision, does not represent real products. SILICON PHOTONICS Terabytes of memory bandwidth 3D STACKED MEMORY MANY-CORE COMPUTING Teraflops of computing power

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 22 whatif.intel.com Access innovations … in the formative stages

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 23 Let’s play Jeopardy! And the answer now is... 18,000,000,000,000

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 24 Let’s play Jeopardy! And the answer now is... 18,000,000,000,000 The question... How many transistors did Intel build since the beginning of this talk? (we make about 10 billion/second)

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 26 Energy Efficient Computing with IA Energy Efficient Integrated Cores Intel® Energy Checker SDK Intel® Intelligent Power Node Manager SSD whatif.intel.com,

Copyright © 2011 Intel Corporation. All rights reserved. *Other brands and names are the property of their respective owners INFN | 27 Four Product Lines for Diverse Needs C/C++ developers targeting Intel® Atom™ Processors based Embedded or Mobile devices C/C++ developers Microsoft Visual Studio* Take advantage of multicore C/C++ and Fortran developers Windows* and Linux* High performance, cross platform apps C/C++ and Fortran developers on Windows* and Linux* High performance MPI clusters Efficient Performance Distributed Performance Advanced Performance Essential Performance