3D-IC Consortium Meeting, Marseilles France, 18-19 March 2010 1 VIPIC – subreticule J Fermilab ASIC Group, USA Grzegorz Deptuch,

Slides:



Advertisements
Similar presentations
M. Szelezniak1PXL Sensor and RDO review – 06/23/2010 STAR PXL Sensors Overview.
Advertisements

SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
A scalable DAQ system using the DRS4 sampling chip H.Friederich 1, G.Davatz 1, U.Hartmann 2, A.Howard 1, H.Meyer 1, D.Murer 1, S.Ritt 2, N.Schlumpf 2 1.
Terra-Pixel APS for CALICE Progress meeting 10 th Nov 2005 Jamie Crooks, Microelectronics/RAL.
MDT-ASD PRR C. Posch30-Aug-02 1 Specifications, Design and Performance   Specifications Functional Analog   Architecture Analog channel Programmable.
19 March 2005 LCWS 05 M. Breidenbach 1 SiD Electronic Concepts SLAC –D. Freytag –G. Haller –J. Deng –mb Oregon –J. Brau –R. Frey –D. Strom BNL –V. Radeka.
NA62 front end Layout in DM option Jan Kaplon/Pierre Jarron.
GOSSIPO-2 chip: a prototype of read-out pixel array featuring high resolution TDC-per-pixel architecture. Vladimir Gromov, Ruud Kluit, Harry van der Graaf.
A High-speed Adaptively-biased Current- to-current Front-end for SSPM Arrays Bob Zheng, Jean-Pierre Walder, Henrik von der Lippe, William Moses, Martin.
ACES Workshop 3-4 March, 2009 W. Dabrowski Serial power circuitry in the ABC-Next and FE-I4 chips W. Dabrowski Faculty of Physics and Applied Computer.
MEDIPIX3 TESTING STATUS R. Ballabriga and X. Llopart.
A multi-chip board for X-ray imaging in build-up technology Alessandro Fornaini, NIKHEF, Amsterdam 4 th International Workshop on Radiation Imaging Detectors.
Preliminary Design of Calorimeter Electronics Shudi Gu June 2002.
Switched capacitor DC-DC converter ASICs for the upgraded LHC trackers M. Bochenek 1,2, W. Dąbrowski 2, F. Faccio 1, S. Michelis 1 1. CERN, Conseil Européen.
3D Vertex Detector Status The requirement for complex functionality in a small pixel led us to investigate vertically integrated (3D) processes. Developed.
Sakari tiuraniemi - CERN Status of the submission – End of Column.
Ultimate Design Review G. Bertolone, C. Colledani, A. Dorokhov, W. Dulinski, G. Dozière, A. Himmi, Ch. Hu-Guo, F. Morel, H. Pham, I. Valin, J. Wang, G.
Pierpaolo Valerio.  CLICpix is a hybrid pixel detector to be used as the CLIC vertex detector  Main features: ◦ small pixel pitch (25 μm), ◦ Simultaneous.
Monolithic Active Pixel Matrix with Binary Counters MAMBO III Monolithic Active Pixel Matrix with Binary Counters Farah Khalid Alpana Shenai Gregory Deptuch.
FEE2006, Perugia Simultaneous Photon Counting and Charge Integrating Readout Electronics for X-ray Imaging Hans Krüger, University of Bonn, Germany University.
1 Digital Active Pixel Array (DAPA) for Vertex and Tracking Silicon Systems PROJECT G.Bashindzhagyan 1, N.Korotkova 1, R.Roeder 2, Chr.Schmidt 3, N.Sinev.
Phase-1 Design. i PHC Phase /04/2008 System Overview Clock, JTAG, sync marker and power supply connections Digital output.
Front End Circuit.. CZT FRONT END ELECTRONICS INTERFACE CZTASIC FRONT END ELECTRONICS TO PROCESSING ELECTRONICS -500 V BIAS+/-2V +/-15V I/O signal.
Fully depleted MAPS: Pegasus and MIMOSA 33 Maciej Kachel, Wojciech Duliński PICSEL group, IPHC Strasbourg 1 For low energy X-ray applications.
Performance of a 128 Channel counting mode ASIC for direct X-ray imaging A 128 channel counting ASIC has been developed for direct X-ray imaging purposes.
Development of an ASIC for reading out CCDS at the vertex detector of the International Linear Collider Presenter: Peter Murray ASIC Design Group Science.
Performance limits of a 55  m pixel CdTe detector G.Pellegrini, M. Lozano, R. Martinez, M. Ullan Centro Nacional de Microelectronica, Barcelona, 08193,
Specifications & motivation 2  Lowering integration time would significantly reduce background  Lowering power would significantly reduce material budget.
VIP1: a 3D Integrated Circuit for Pixel Applications in High Energy Physics Jim Hoff*, Grzegorz Deptuch, Tom Zimmerman, Ray Yarema - Fermilab *
Features of the new Alibava firmware: 1. Universal for laboratory use (readout of stand-alone detector via USB interface) and for the telescope readout.
Leo Greiner PIXEL Hardware meeting HFT PIXEL detector LVDS Data Path Testing.
Beam Tests of 3D Vertically Interconnected Prototypes Matthew Jones (Purdue University) Grzegorz Deptuch, Scott Holm, Ryan Rivera, Lorenzo Uplegger (FNAL)
J. Crooks STFC Rutherford Appleton Laboratory
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
Transfering Trigger Data to USA15 V. Polychonakos, BNL.
ClicPix ideas and a first specification draft P. Valerio.
Thanushan Kugathasan, CERN Plans on ALPIDE development 02/12/2014, CERN.
BTeV Hybrid Pixels David Christian Fermilab July 10, 2006.
Sensor testing and validation plans for Phase-1 and Ultimate IPHC_HFT 06/15/ LG1.
CMOS MAPS with pixel level sparsification and time stamping capabilities for applications at the ILC Gianluca Traversi 1,2
TIMELINE FOR PRODUCTION 2  Need to be ready for production end next year  => submission of final mask set ~September 2015  Would like one more iteration.
CMS Pixels: Fermilab Farah Fahim, Gregory Deptuch, Jim Hoff, Alpana Shenai, Marcel Trimpl.
Fermilab Silicon Strip Readout Chip for BTEV
UPDATE ON CLICPIX2 DESIGN Pierpaolo Valerio Edinei Santin
-1-CERN (11/24/2010)P. Valerio Noise performances of MAPS and Hybrid Detector technology Pierpaolo Valerio.
Phase 2 Tracker Meeting 6/19/2014 Ron Lipton
Progress with GaAs Pixel Detectors K.M.Smith University of Glasgow Acknowledgements: RD8 & RD19 (CERN Detector R.&D. collaboration) XIMAGE (Aixtron, I.M.C.,
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
Terra-Pixel APS for CALICE Progress meeting 10 th Nov 2005 Jamie Crooks, Microelectronics/RAL.
2004 Multichannel integrated circuits for digital X-ray imaging with energy windowing Krzysztof Świentek Department of Nuclear Electronics FPNT, AGH Kraków.
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
CBM 12 th Meeting, October 14-18, 2008, Dubna Present status of the first version of NIHAM TRD-FEE analogic CHIP Vasile Catanescu and Mihai Petrovici NIHAM.
K.Wyllie, CERNIWORID 2004 Readout of the LHCb pixel hybrid photon detectors Ken Wyllie on behalf of the LHCb collaboration and industrial partners The.
Technical status of the Gossipo-3 : starting point for the design of the Timepix-2 March 10, Vladimir Gromov NIKHEF, Amsterdam, the Netherlands.
NEWS FROM MEDIPIX3 MEASUREMENTS AND IMPACT ON TIMEPIX2 X. Llopart CERN.
C.Beigbeder, D.Breton, M.El Berni, J.Maalmi, V.Tocut – LAL/In2p3/CNRS L.Leterrier, S. Drouet - LPC/In2p3/CNRS P. Vallerand - GANIL/CNRS/CEA SuperB -Collaboration.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
A new family of pixel detectors for high frame rate X- ray applications Roberto Dinapoli †, Anna Bergamaschi, Beat Henrich, Roland Horisberger, Ian Johnson,
End OF Column Circuits – Design Review
M. Manghisoni, L. Ratti Università degli Studi di Pavia INFN Pavia
Charge sensitive amplifier
LHC1 & COOP September 1995 Report
X-ray Correlation Spectroscopy: the VIPIC 3D-IC Project
BESIII EMC electronics
Yasuhiro Sugimoto KEK 17 R&D status of FPCCD VTX Yasuhiro Sugimoto KEK 17
Readout Electronics for Pixel Sensors
A new family of pixel detectors for high frame rate X-ray applications Roberto Dinapoli†, Anna Bergamaschi, Beat Henrich, Roland Horisberger, Ian Johnson,
Readout Electronics for Pixel Sensors
Preliminary design of the behavior level model of the chip
Readout Electronics for Pixel Sensors
Presentation transcript:

3D-IC Consortium Meeting, Marseilles France, March VIPIC – subreticule J Fermilab ASIC Group, USA Grzegorz Deptuch, Marcel Trimpl, Raymond Yarema AGH UST, POLAND Pawel Grybos, Robert Szczygiel, PhD students: Maciej Kachel, Piotr Kmon  OUTLINE: 1) Application, 2) Specification, 3) Architecture of VIPIC 4) Mounting options on the detector, 5) Details of circuitry a) Analog, b) Digital, 6) Details of layouts 7) Preparation of tests, 8) Conclusions.

3D-IC Consortium Meeting, Marseilles France, March Application Suggestion from Peter Siddons; BNL XPCS is a novel technique that studies the dynamics of various equilibrium and non-equilibrium processes occurring in condensed matter systems (e.g. gels, colloids, liquid crystals, bio-materials, membranes, metals, oxides, magnets, etc.) XPCS is based on the generation of a speckle pattern by the scattering of coherent X-rays from a material where spatial nonhomogeneities are present. If the state of disorder of the system changes with time, the speckle pattern will change. Thus by studying the time dependence of the scattered intensity, one can study the dynamics of the materials both in or out of thermodynamic equilibrium (e.g. diffusion constants, magnetic domain relaxation times, phase transformations) Advantages –Observe smaller features sizes –Can be used to observe charge, spin, chemical and atomic structure behavior. –Works with non-transparent materials Speckle pattern XPCS – X-ray Photon Correlation Spectroscopy

3D-IC Consortium Meeting, Marseilles France, March Application target is to output time stamped information  t=10  s for long exposure times; very low occupancy < 10 ph/mm 2 /10  s final results are not actual images but mathematical representation of autocorrelation series computed per spatial position

3D-IC Consortium Meeting, Marseilles France, March –Design optimized for 8 keV X-ray photons (amplifier range up to 3 × 8 keV with Si detector) –64 × 64 array of 80  m 2 pixels 5120 × 5120  m 2 active surface –Die size 5.5 × 6.3 mm 2 –12-bit DAC for adjustments / pixel (12 × 64 × 64 bit long shift register, with 12-bit latch register/pixel, global analog adjustment of the DAC range) - 7 bit threshold setting / pixel - 3 bit adjustment of feedback resistance in the first stage / pixel - 1 bit selection between single ended and differential architecture / pixel - 1 bit injecting test pulse enable (calibration block with injection capacitance / pixel) –‘Set’ and ‘Kill’ bits / pixel (two separate shift registers 64 × 64 long, priority of ‘kill’ over ‘set’, ‘kill’ disables reception of hits in digital section – analog stage and discriminator are active) –Shaping time  p =250 ns, power consumption ~25  W / analog pixel –Noise <150 e - ENC –Dead timeless operation (operation divided into time slots: hits arriving in time  t n-1 are read out in  t n while simultaneously new hits are being acquired in time  t n ) –Sparsified data readout based on priority encoder circuit (binary tree) with automatic binary-coded generation of hit pixel addresses –Hit pixel address readout only (no energy information available) –No trigger acceptance, Design specification

3D-IC Consortium Meeting, Marseilles France, March Design specification –Two modes of operation: 1) timed readout of hits acquired at low occupancy (address and hit count) 2) imaging (two 5 bit-long counters / pixel accumulates hits occuring in each time slot, readout uses sparsification mechanism but no readout of addresses t read = (f clk ) -1 × 16 bits × 4 × 64 – can be <100  s) –64 × 64 matrix divided in 16 submatrices of 4 × 64 pixels –16 parallel LVDS output lines, adjustable currents 1 mA, 2 mA, 4 mA, 8 mA any combination possible (max 15 mA), higher value I-V conversion resistors can be used or in case of problems –Analog and digital functions fully separated between tiers (tier 1 and tier 2) analog = 280 transistors digital = 1400 transistors –Aproach to demonstate 4 side buttable X-ray detector. Two options of bonding to the detector and placement of I/Os, power supply and bias pads: 1) fanout on the detector; detector attached on the back of analog tier, pads bonded to the traces on the detector and redistributed outside of the chip contour for bonding 2) one side bonded to the detector - opposite side bonded to the PCB board all I/Os, power and bias connection transfered to the digital tier bump bonding pads in staggered layout in 450um pitch (320 if it was square)

3D-IC Consortium Meeting, Marseilles France, March  160 ns / hit pixel in sparsified mode  50×10 3 frame/s in imaging mode (5 bit counting) VIPIC = Vertically integrated Photon Imaging Chip VIPIC = Vertically integrated Photon Imaging Chip Architecture of VIPIC

3D-IC Consortium Meeting, Marseilles France, March  OPTION 1 – LESS AGGRESSIVE MOUNTING  Access to signals, power supplies and biases, etc. : - fanout/routing on the detector, pads created on the detector, wire bonding to mount in the system Mounting options on the detector

3D-IC Consortium Meeting, Marseilles France, March Mounting options on the detector - both-side bonding (thinning, exposing TSV, deposition of bonding pads) - both-side bonding (thinning, exposing TSV, deposition of bonding pads)  OPTION 2 – MORE AGGRESSIVE MOUNTING for 4-side buttable sensor arrays and improved power distribution

3D-IC Consortium Meeting, Marseilles France, March Mounting options on the detector  VIPIC – NOW: pads are duplicated  VIPIC – FUTURE: cut away dead silicon, no classical padring (tedious layout work)

3D-IC Consortium Meeting, Marseilles France, March Mounting options on the detector  VIPIC – NOW: all pads are rerouted from ‘front – side’ to ‘back-side’  Pads are uniformingly distributed over whole ‘back side’ This is vdda pixelThis is vddd pixel

3D-IC Consortium Meeting, Marseilles France, March Mounting options on the detector  View of pads on back-side of VIPIC Multiple pads for the the same nodes grouped together for easier routing of power supply on PCB

3D-IC Consortium Meeting, Marseilles France, March Mounting options on the detector  View of pads on back-side and pixel groups of VIPIC Not all pads distributed over area occupied by pixels (to be improved in future) 16 groups read out simultaneously

3D-IC Consortium Meeting, Marseilles France, March  View of pads on front-side of VIPIC Mounting options on the detector Pads for power supplies, biases, digitial control, etc. 64 × 64 pads for detector diodes 16 pairs of LVDS outputs

3D-IC Consortium Meeting, Marseilles France, March Details of circuitry - Analog EnableCal_B, Diff/Single, CSAResFeed, ThreshTrim

3D-IC Consortium Meeting, Marseilles France, March Cf = 8 fF Rf =tuned from tens to hundreds of MΩ Input transistor PMOS W/L = 20µm/0.2um, Id=5 µA CSAout SHAPER out Qin = 2200 el (8keV in Si) CSAout= 34 mV (added Cinteg) SHAPER out= 113 mV (Tp = 220ns) CSA+feedback stability Cdet = 100fF, Cf=8fF PhMag=88 deg

3D-IC Consortium Meeting, Marseilles France, March CSA differential/ single ended mode switched using internal register TEST- rejection of common input pulses IN: Qin=2200 el, f = 200 kHz Common input pulses (applied to IN & INR: Qin=2200 el, f=200 kHz, delay time 2.5us) Differential mode: ENC = 94 el rms (Cdet=100f) PWR = 28 uW/pixel Single-ended mode: ENC = 80 el rms (Cdet=100f) PWR = 22 uW/pixel Remark: in each case the tests were performed for Cdet=0 & Cdet=100fF (detector capacitance adds some asymmetry between IN and INR)

3D-IC Consortium Meeting, Marseilles France, March Linearity CSA\shaper output linearity Qin=1100 el el Step: 1100 el. Discriminator threshold vs. X-ray energy

3D-IC Consortium Meeting, Marseilles France, March Shaper: Pule-ups for high rate of input pulses Shaper output Qin=2200 el (fin=200kHz) Baseline shift at discriminator inputs =33 mV

3D-IC Consortium Meeting, Marseilles France, March Details of circuitry - Digital Part of shift register; Pixel can be permanently reset (no hits) or set (always hit) During  t n hits from  t n+1 go to ‘waiting room’ With rising edge of TS_Clk hits are shifted to ‘service room’ where they are ready for readout RStrobe removes hit from read-out queue Acknowledge from priority encoder Prevents counting hits twice (requests dis_in ‘LOW’ after rising edge of TS_Clk ) Ambiguous situation when discriminator is high at the boundary of adjacent time slices

3D-IC Consortium Meeting, Marseilles France, March Details of circuitry - Digital Counters are used with alternated enable signals: for counting / for readout To minimize switching activity, enable signals are not alternated with time stamping clock but only when new hit has occured in new time slot (if no hit was in ‘waiting room’ no swapping of counters)

3D-IC Consortium Meeting, Marseilles France, March Details of circuitry - Digital Based on: P.Fischer, Nucl. Instr. and Methods in Physics Research A, 461, 2001, pp Logic (with tri-state capability) allowing generation of binary addresses on the address bus Equivalent of giant OR Priority encoder Pulled down when no hit at all (generates address 0000 hex ) tedious semi- automatic / full custom layout; logic ditributed among all pixels in a group; last two leaves located outside the matrix

3D-IC Consortium Meeting, Marseilles France, March Details of circuitry - Digital Two levels of HIT OR tree and priority encoder Part of binary address generator There is no full symmetry (there are NOR and NAND levels) – two ‘pixels’ were created Address generator are not symmetric either System is complex and layout tedious but results in very powerful sparsification engine

3D-IC Consortium Meeting, Marseilles France, March Example of readout sequence 1 hit at address 2; 2 hits at adress 13 Details of circuitry - Digital 010 start new hit marker Programming sequence – simple shist register

3D-IC Consortium Meeting, Marseilles France, March Details of circuitry - Digital Programming of VIPIC uses 3 shift registers: set, reset, analog pixel configuration

3D-IC Consortium Meeting, Marseilles France, March Content of counter read always first; this enables an imaging mode where NO pixel adresses are read; All pixels must be set permanently Full timing diagram of readout sequence Details of circuitry - Digital why 5 bit counters are not too short: 1  s long pulse (  s =250 ns)  maximum rate of event that be counted is less than 1 MHz, The depth of 5 bit counters is 32  32  s to fill up the counter, 8 bits (3 bits of starting sign overload) × 10 ns (serial clock) × 256 (pixels in the group) = 20.4  s 5 bit long counters  operation maximum counting speed is dictated by the front-end circuitry. continuous readout 1000 hits/1ms/pixel (equivalent of 10bits counter depth) counter address

3D-IC Consortium Meeting, Marseilles France, March Details of layouts all metal layers Analog tier (Fermi_VIPIC_J_Left); only back metal

3D-IC Consortium Meeting, Marseilles France, March all metal layers Digital tier (Fermi_VIPIC_J_Right); only back metal Details of layouts

3D-IC Consortium Meeting, Marseilles France, March Digital part of pixel Analog part of pixel Details of layouts

3D-IC Consortium Meeting, Marseilles France, March Preparation of tests PCBs (produced) Test setup (ready) Full chip Verilog simulations (done) NI PXIe-1062QNI PXI-8106 NI-PXI 6562NI-PXI 6259

3D-IC Consortium Meeting, Marseilles France, March Preparation of tests 1.Initial current measurements - power supply currents - biasing currents 2.Digital tests - shift registers (set, reset, DAC) - maximum speed and/or min. Vdd. 3.Threshold scan – Rice curves 4.Trimming DAC characteristics 5.Threshold spread correction 6.Tests with internal calibration 7.Tests of different biasing VIPIC initial test list (without detector)

3D-IC Consortium Meeting, Marseilles France, March Conclusions  Design accomplished  Waiting for chips to be tested  Work on sensors with BNL – design accomplished – first sensors to be ready soon for verification of bondability at Ziptronix  Preparation of tests – tests of bare chips – tests of chips with detectors (detector mounting with fanout, double sided bonding for 4-side buttable future devices)  Plans on VIPIC 2 with BNL,  Design with increased time stamping precision within longer time window (nanosecond precision within 10  s time window)  Possibility of registering time stamps of a few hits per time window  Chip area 1 × 1 cm 2 (desired)