ASAD Workshop Saclay (CEA Irfu) November 25, 2008 1 AGET circuit: Application Information actar.

Slides:



Advertisements
Similar presentations
1 ACTAR meeting – Santiago March 2008 Requirements Features required not available in standard ASICs for HEP: Auto-triggerable. Large dynamic range. Low.
Advertisements

Specific requirements for analog electronics of a high counting rate TRD Vasile Catanescu NIHAM - Bucharest CBM 10th Collaboration Meeting Sept 25 – 28,
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
Design and Implementation a 8 bits Pipeline Analog to Digital Converter in The Technology 0.6 μm CMOS Process Eri Prasetyo.
Front-end electronics for Time Projection Chamber I.Konorov Outlook:  TPC requirements  TPC readout options  Options for TPC FE chips  Prototype TPC.
ACTAR Nov 05 Lolly Pollacco CEA Saclay Front End Electronics for ACTAR.
Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
Calorimeter upgrade meeting – CERN – October 5 th 2010 Analog FE ASIC: first prototype Upgrade of the front end electronics of the LHCb calorimeter E.
Development of a 20 GS/s Sampling Chip in 130nm CMOS Technology Jean-Francois Genat On behalf of Mircea Bogdan 1, Henry J. Frisch 1, Herve Grabas 3, Mary.
Preliminary Design of Calorimeter Electronics Shudi Gu June 2002.
ISUAL Sprite Imager Electronic Design Stewart Harris.
P. Baron CEA IRFU/SEDI/LDEFACTAR WORKSHOP Bordeaux (CENBG) June 17, Functionality of AFTER+ chip applications & requirements At this time, AFTER+
Front End Circuit.. CZT FRONT END ELECTRONICS INTERFACE CZTASIC FRONT END ELECTRONICS TO PROCESSING ELECTRONICS -500 V BIAS+/-2V +/-15V I/O signal.
The AFTER electronics from a user’s point of view D. Attié, P. Colas Mamma meeting,CERN Feb T2K electronics.
P. Baron CEA IRFU/SEDI/LDEFACTAR Meeting Santiago de Compostela March 11, A review of AFTER+ chip Its expected requirements At this time, AFTER+
ERC - Elementary Readout Cell Miguel Ferreira 18 th April 2012
Low Power, High-Throughput AD Converters
ILD/ECAL MEETING 2014, 東京大学, JAPAN
Low Power, High-Throughput AD Converters
1 19 th January 2009 M. Mager - L. Musa Charge Readout Chip Development & System Level Considerations.
2/June/2009LHCb Upgrade1 Single ended ADC Differential ADC –Convert single ended signal to differential (use AD8138 amp) –ASIC differential output ADC.
ASIC Development for Vertex Detector ’07 6/14 Y. Takubo (Tohoku university)
0808/0809 ADC. Block Diagram ADC ADC0808/ADC Bit μP Compatible A/D Converters with 8-Channel Multiplexer The 8-bit A/D converter uses successive.
PArISROC Photomultiplier Array Integrated in Sige Read Out Chip Selma Conforti Frédéric Dulucq Christophe de La Taille Gisèle Martin-Chassard Wei
June 13rd, 2008 HARDROC2. June 13rd, 2008 European DHCAL meeting, NSM 2 HaRDROC1 architecture Variable gain (6bits) current preamps (50ohm input) One.
Low Power, High-Throughput AD Converters
SKIROC status Calice meeting – Kobe – 10/05/2007.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
The AGET chip Circuit overview, First data & Status
Hugo Furtado CERN - Microelectronics Group 11th Workshop on Electronics for LHC and future Experiments Delay25, an ASIC for timing adjustment in LHC Delay25.
End OF Column Circuits – Design Review
DAQ ACQUISITION FOR THE dE/dX DETECTOR
OMEGA3 & COOP The New Pixel Detector of WA97
STATUS OF SPIROC measurement
Valerio Re Università di Bergamo and INFN, Pavia, Italy
A 2 Gsps Waveform Digitizer ASIC in CMOS 180 nm Technology
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
A General Purpose Charge Readout Chip for TPC Applications
LHC1 & COOP September 1995 Report
ECAL front-end electronic status
Calorimeter Mu2e Development electronics Front-end Review
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
on behalf of the AGH and UJ PANDA groups
Front-end and VME / VXI readout electronics for ASICs
INFN Pavia and University of Bergamo
D. Lo Presti ON BEHALF OF NEMO COLLABORATION Microelectronics Group
High speed 12 bits Pipelined ADC proposal for the Ecal
Iwaki System Readout Board User’s Guide
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
VLVNT08 Toulone April 2008 Low Power Multi-Dynamics Front-End Architecture for the OM of a Neutrino Underwater Telescope Domenico Lo Presti Istituto Nazionale.
A Readout Electronics System for GEM Detectors
A Fast Binary Front - End using a Novel Current-Mode Technique
1 Gbit/s Serial Link 1 Gbit/s Data Link Using Multi Level Signalling
02 / 02 / HGCAL - Calice Workshop
STATUS OF SKIROC and ECAL FE PCB
TPC electronics Atsushi Taketani
Choix d’une architecture de CAN adaptée au MAPS
BESIII EMC electronics
Chis status report.
SKIROC status Calice meeting – Kobe – 10/05/2007.
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
SIS20:A CMOS ASIC for SOLAR IRRADIANCE SENSORS in MARS SURFACE
Jean-Francois Genat – Herve Grabas Mary Heinz – Eric Oberla
The ATLAS LAr. Calibration board K. Jakobs, U. Schaefer, D. Schroff
Presented by T. Suomijärvi
Ongoing R&D in Orsay/Saclay on ps time measurement: status of the USB-powered 2-channel 3.2GS/s 12-bit digitizer D.Breton & J.Maalmi (LAL Orsay), E.Delagnes.
The Ohio State University USCMS EMU Meeting, FNAL, Oct. 29, 2004
Coordination meeting Sept 24, 2009.
Presentation transcript:

ASAD Workshop Saclay (CEA Irfu) November 25, AGET circuit: Application Information actar

ASAD Workshop Saclay (CEA Irfu) November 25, AGET: ASIC Control Asic management (AsAd &/or CoBo) SCA read: READ & CK read SCA write: Write & CK write Slow control: Din, Dout, CK, CS Test: Pulser (Iinj or Vinj) Analog Data Conversion Trigger control: multiplicity & detection AGET 511 cells SCA FILTER tpeak CSA 1 channel x72in 76 to 1 Charge range DAC Discri BUFFER SCA MANAGER SLOW CONTROL TEST hit channel registers Voltage & current supply W CKw R CKr Din CKDoutCs Iinj Vinj Σ 72 discri. Voltage & current sources management (AsAd) Power Supply: 3.3V & gnd d.c voltage: CSA,Filter,Gain2,SCA &dataBuffer d.c current: CSA&dataBuffer

ASAD Workshop Saclay (CEA Irfu) November 25, AGET: Voltage & Current sources management Power Supply: AFTER chip: 27 Vdd(3.3V) + 30 Gnd.AFTER chip: 27 Vdd(3.3V) + 30 Gnd. D.C voltage references: CSA,Filter,G2 &SCA: 4 * 2 (left &right).CSA,Filter,G2 &SCA: 4 * 2 (left &right). BUFFER: 2.BUFFER: 2. D.C current references: CSA: 1 * 2 (left &right).CSA: 1 * 2 (left &right). BUFFER: 2.BUFFER: 2. R ext PAD 100nF vdd I ref Inside the chip vdd I Voltage reference Vicm BUFFER (1.45V)

ASAD Workshop Saclay (CEA Irfu) November 25, AGET: Slow Control management Slow Control serial link: For various parameters (Gain, peaking time) & hit (or specific) channel read out Writing Mode 4 Signals (CMOS): Sc_din: input data Sc_ck: clock Sc_en: enable Sc_dout: output data Read out Mode

ASAD Workshop Saclay (CEA Irfu) November 25, AGET: SCA management Control of the SCA mode: Write & read; 2 different CMOS signals Clock signals: 1 per SCA mode; Differential LVDS level SCA Manager SCA write 76 lines 511 cells SCA read Clk write Clk readR Vreturn:0,7V In Bufferout W CLKwrite CLKread Write Read Write phase Read phase

ASAD Workshop Saclay (CEA Irfu) November 25, AGET: TEST management TEST: 3 different modes (Slow Control) Signals: 2 analog input signals: 1 in current & 1 in voltage selj seli x72 Pulse Generator ASIC selj seli x72 Pulse Generator ASIC X3 (1/Charge range) Pulse Generator selj seli x76 ASIC Calibration Test Functional

ASAD Workshop Saclay (CEA Irfu) November 25, AGET: Analog Data management T2K: 12-bit ADC [AD9229]; Fckread = 20 MHz ADC Bus ana 3 Bus ana 2 Bus ana 1 Bus ana 0 18 cm The functionality of AFTER + ADC has been proved (TPC & FGD T2K projects)

ASAD Workshop Saclay (CEA Irfu) November 25, GET:12-bit ADC [ADS6422]; Fckread = 25 MHz ADC Input Sampling Circuit 10pF 10pF AFTER Buffer AGET: Analog Data management Vdiff Simulation Sampling Switch on 1.45V 2 mA 1 & 2 mA (Ibuff: 15.35mA to mA) 1.5V2.2V1ns 1ns 50ns 0.7V The settling time of the signal can be “controlled” by the reference current Vgg7 (output bias) Question: Where does the ADC sample the data ? [Tckread/2 for Sample & Tckread/2 for hold ?]

ASAD Workshop Saclay (CEA Irfu) November 25, Trigger: Σ 72 discriminators AGET: Trigger management AGET_trigger+ AGET_trigger- Σ 72 discriminators Signal: analog current differential output Output dynamic: 72 * N µA per outputMust be defined Minimum signal width: 80 ns+/- 15% Receiver: The solution for the trigger management will define the output specifications needed for the output signal (Output common mode voltage, settling time, dynamic..) Receiver C? Vicm? AGET Zin?