The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I-27100 Pavia, Italy.

Slides:



Advertisements
Similar presentations
E. Atkin, E. Malankin, V. Shumikhin NRNU MEPhI, Moscow 1.
Advertisements

Specific requirements for analog electronics of a high counting rate TRD Vasile Catanescu NIHAM - Bucharest CBM 10th Collaboration Meeting Sept 25 – 28,
Front-end electronics for Time Projection Chamber I.Konorov Outlook:  TPC requirements  TPC readout options  Options for TPC FE chips  Prototype TPC.
NA62 front end architecture and performance Jan Kaplon/Pierre Jarron.
14-5 January 2006 Luciano Musa / CERN – PH / ED General Purpose Charge Readout Chip Nikhef, 4-5 January 2006 Outline  Motivations and specifications 
L.Royer– Calice DESY – July 2010 Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand R&D LPC Clermont-Fd dedicated to the.
Building blocks 0.18 µm XFAB SOI Calice Meeting - Argonne 2014 CALIIMAX-HEP 18/03/2014 Jean-Baptiste Cizel - Calice meeting Argonne 1.
Progress on STS CSA chip development E. Atkin Department of Electronics, MEPhI A.Voronin SINP, MSU.
1 G.Pessina, RICH Elec Upg, 11 April 2010 Analog Channels per chip4 to 8 Digital channel per chip4 to 8 Wire-bond pitch (input channels) Input capacitance.
Development of the Readout ASIC for Muon Chambers E. Atkin, I. Bulbalkov, A. Voronin, V. Ivanov, P. Ivanov, E. Malankin, D. Normanov, V. Samsonov, V. Shumikhin,
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
65 nm CMOS analog front-end for pixel detectors at the HL-LHC
1 Luciano Musa, Gerd Trampitsch A General Purpose Charge Readout Chip for TPC Applications Munich, 19 October 2006 Luciano Musa Gerd Trampitsch.
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
- Performance Studies & Production of the LHCb Silicon Tracker Stefan Koestner (University Zurich) on behalf of the Silicon Tracker Collaboration IT -
CMOS MAPS with pixel level sparsification and time stamping capabilities for applications at the ILC Gianluca Traversi 1,2
Fermilab Silicon Strip Readout Chip for BTEV
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
1 19 th January 2009 M. Mager - L. Musa Charge Readout Chip Development & System Level Considerations.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
CBM 12 th Meeting, October 14-18, 2008, Dubna Present status of the first version of NIHAM TRD-FEE analogic CHIP Vasile Catanescu and Mihai Petrovici NIHAM.
25 juin 2010DPallin sLHC_Tile meeting1 Tilecal VFE developments at Clermont-Ferrand June 2010 Status G Bohner, J Lecoq, X Soumpholphakdy F Vazeille, D.
Oscar Alonso – Future Linear Colliders Spanish Network 2015 – XII Meeting - Barcelona, January 2015 O. Alonso, J. Canals, M. López, A. Vilà, A. Herms.
S.Zucca a,c, L. Gaioni b,c, A. Manazza a,c, M. Manghisoni b,c, L. Ratti a,c V. Re b,c, E. Quartieri a,c, G. Traversi b,c a Università degli Studi di Pavia.
Analog Front End For outer Layers of SVT (L.4 & L.5) Team:Luca BombelliPost Doc. Bayan NasriPh.D. Student Paolo TrigilioMaster student Carlo FioriniProfessor.
CEA DSM Irfu IDeF-X HD Imaging Detector Front-end for X-ray with High Dynamic range Alicja Michalowska, CEA-IRFU 1 Journées VLSI June 2010.
Silicon Tracker Data Acquisition and Electronics for the Linear Collider Jean-Francois Genat LPNHE Universite Pierre et Marie Curie CNRS/IN2P3 On behalf.
M. Manghisoni, L. Ratti Università degli Studi di Pavia INFN Pavia
Valerio Re Università di Bergamo and INFN, Pavia, Italy
Valerio Re INFN Pavia and University of Bergamo
KLOE II Inner Tracker FEE
Pixel front-end development
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
L. Ratti Università degli Studi di Pavia INFN Pavia
A General Purpose Charge Readout Chip for TPC Applications
Charge sensitive amplifier
M. Manghisoni, L. Ratti, V. Re, V. Speziali, G. Traversi
A micropower readout ASIC for pixelated liquid Ar TPCs
INFN Pavia and University of Bergamo
V. Reb,c, C. Andreolia,c, M. Manghisonib,c, E. Pozzatia,c, L
INFN Pavia / University of Bergamo
Application of VATAGP7 ASICs in the Silicon detectors for the central tracker (forward part) S. Khabarov, A. Makankin, N. Zamiatin, ,
L. Ratti, M. Manghisoni Università degli Studi di Pavia INFN Pavia
Jean-Francois Genat LPNHE Universite Pierre et Marie Curie CNRS/IN2P3
HPD with external readout
A Readout Electronics System for GEM Detectors
A 3D deep n-well CMOS MAPS for the ILC vertex detector
L. Ratti V SuperB Collaboration Meeting
The SuperB Silicon Vertex Tracker
CALICE COLLABORATION LPC Clermont LAL Orsay Samuel MANEN Julien FLEURY
Activities in Pavia/Bergamo on SVT strip readout and on Layer0 pixels
A Low Power Readout ASIC for Time Projection Chambers in 65nm CMOS
A Fast Binary Front - End using a Novel Current-Mode Technique
Status of n-XYTER read-out chain at GSI
The digital read-out for the CSC system of the TOTEM experiment at LHC
Update on microstrip front-end and Layer0 pixel upgrade
MAPS with advanced on-pixel processing
SVT detector electronics
Monolithic active pixel sensors in a 130 nm triple well CMOS process
BESIII EMC electronics
Status of the CARIOCA project
The digital read-out for the CSC system of the TOTEM experiment at LHC
Analog Front-end electronics for the outer layers of the SuperB SVT: design and expected performances Luca Bombelli1,2 on behalf of the SVT-SuperB Group.
AMICSA, June 2018 Leuven, Belgium
Signal processing for High Granularity Calorimeter
Readout Electronics for Pixel Sensors
Stefano Zucca, Lodovico Ratti
Readout Electronics for Pixel Sensors
Readout Electronics for Pixel Sensors
Presentation transcript:

The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I-27100 Pavia, Italy 2 Università di Bergamo Dipartimento di Ingegneria Industriale, I-24044 Dalmine (BG), Italy L. Gaioni1,2, on behalf of the SVT-SuperB Group luigi.gaioni@pv.infn.it Introduction Electronic Readout for SVT Inner Layers Microstrips and striplets detectors are the baseline option for the design of the SVT fast (Layers 0 to 3) front-end at SuperB ASIC: the signals from the silicon strip detectors will be processed by a custom-designed IC based on a 130 nm planar technology with 128 channels Analog Channel: amplification filtering threshold discrimination 4 bit analog information about the signal amplitude Main requirements: Operating temperature: <40 °C Radiation tolerance: >3 Mrad/year for 10 years Power dissipation: <4 mW/channel Signal polarity: the channel must be capable of reading out the signals from either P and N-side of the strip detectors Dynamic range: 10-15 MIP charge Analog Resolution: 0.2 MIP minimum input charge Hit efficiency: >95% at design luminosity Peaking Time: 25 ns for Layer 0 Signal-to-Noise Ratio: >20 Threshold dispersion: <300 e rms Six layers of microstrip detectors are foreseen in the present baseline design of the SuperB Silicon Vertex Tracker. Different strip pitches and lengths will be used in the various SVT layers; however, the capability of standing a high background rate and of operating with high hit detection efficiency will be a common feature of the innermost layers. These requirements set the need for a readout chip with analog channels with a short signal shaping time (25 to 100 ns in layers 0 – 3) to achieve an adequate time stamp resolution and a small pulse overlap. These channels are also required to provide a 4-bit hit amplitude resolution for dE/dx measurements. A new chip is being designed in a 130 nm CMOS process to comply with these specifications. This work shows the solutions that are adopted in this chip for the various blocks of the analog channels, and presents the simulation results for the current design along with the expected performance in terms of parameters such as signal-to-noise ratio, dynamic range, linearity, power dissipation. Analog front-end Analog channel Shaping circuit Charge Sensitive Amplifier Shaping function: Unipolar semi-Gaussian (RC2-CR) Polarity selection (1 bit): allows to operate with signals delivered both from n- and p- sides of double-sided strip detectors Main design features Chip bias Vdd 1.2 V PA input W/L 2000/0.2 PA input ID 500 µA Power consumption 1.1 mW Feedback Cf1, Cf2 400 fF 100 fF Reset Gf 100 nS Peaking time selection (2 bit): obtained by setting the values of capacitances in the shaper according to the following relationships (with tp0=25 ns, C0=50 fF and n=1-4) Shaper Output response and dynamic range CSA response and dynamic range Architecture: active folded cascode (with local feedback) loaded by an active cascoded load Sensitivity: low gain 2.0 mV/fC (Cf = Cf1 + Cf2), high gain 2.5 mV/fC (Cf =Cf1) Reset: performed by a time continuous feedback network implemented with a differential pair (reset time in the order of a few microseconds) Noise performance Layer CD [pf] tp [ns] ENC Rs [e rms] ENC CSA S/N (1 MIP) 10 25 220 580 26 1 100 460 650 30 2 590 720 3 35 200 410 660 31 S/N >20 for all the layers (1 MIP is 16 ke- in L0 and 24 ke- in L1 to L3) 12th Pisa Meeting on Advanced Detectors, May 20-26 2012, La Biodola, Isola d'Elba (Italy)