Tunnel FETs Peng Wu Mar 30, 2017.

Slides:



Advertisements
Similar presentations
by Alexander Glavtchev
Advertisements

Contact Modeling and Analysis of InAs HEMT Seung Hyun Park, Mehdi Salmani-Jelodar, Hong-Hyun Park, Sebastian Steiger, Michael Povoltsky, Tillmann Kubis,
Carbon nanotube field effect transistors (CNT-FETs) have displayed exceptional electrical properties superior to the traditional MOSFET. Most of these.
Simulations of sub-100nm strained Si MOSFETs with high- gate stacks
SOGANG UNIVERSITY SOGANG UNIVERSITY. SEMICONDUCTOR DEVICE LAB. Introduction SD Lab. SOGANG Univ. Gil Yong Song.
Lateral Asymmetric Channel (LAC) Transistors
Xlab.me.berkeley.edu Xlab Confidential – Internal Only EE235 Carbon Nanotube FET Volker Sorger.
Evaluation of GaAs Power MESFET for Wireless Communication
Full-band Simulations of Band-to-Band Tunneling Diodes Woo-Suhl Cho, Mathieu Luisier and Gerhard Klimeck Purdue University Investigate the performance.
Network for Computational Nanotechnology (NCN) UC Berkeley, Univ.of Illinois, Norfolk State, Northwestern, Purdue, UTEP First Time User Guide to OMEN Nanowire**
Effects of Variation on Emerging Devices for Use in SRAM
Philip Kim Department of Physics Columbia University Toward Carbon Based Electronics Beyond CMOS Devices.
ENE 311 Lecture 9.
Comparison of Ultra-Thin InAs and InGaAs Quantum Wells and
ULIS 2003-Udine Italy Evolution of Si-SiO 2 interface trap density under electrical stress in MOSFETs with ultrathin oxides F. Rahmoune and D. Bauza Institut.
Scaling of the performance of carbon nanotube transistors 1 Institute of Applied Physics, University of Hamburg, Germany 2 Novel Device Group, Intel Corporation,
Ultimate Device Scaling: Intrinsic Performance Comparisons of Carbon- based, InGaAs, and Si Field-effect Transistors for 5 nm Gate Length Mathieu Luisier.
Overview Obtain calibrated TCAD Sentaurus models as an approximation for Atomistic simulations of UTB Homojunction and Heterojunction TFETs TCAD models.
Comparative Analysis of the RF and Noise Performance of Bulk and Single-Gate Ultra-thin SOI MOSFETs by Numerical Simulation M.Alessandrini, S.Eminente,
1 III-V MOS: Record-Performance Thermally-Limited Devices, Prospects for High-On-Current Steep Subthreshold Swing Devices Mark Rodwell, UCSB IPRM/ISCS.
12 nm-Gate-Length Ultrathin-Body InGaAs/InAs MOSFETs with 8
Technology Development for InGaAs/InP-channel MOSFETs
Ultrathin InAs-Channel MOSFETs on Si Substrates Cheng-Ying Huang 1, Xinyu Bao 2, Zhiyuan Ye 2, Sanghoon Lee 1, Hanwei Chiang 1, Haoran Li 1, Varistha Chobpattana.
HO #3: ELEN Review MOS TransistorsPage 1S. Saha Long Channel MOS Transistors The theory developed for MOS capacitor (HO #2) can be directly extended.
EE201C : Stochastic Modeling of FinFET LER and Circuits Optimization based on Stochastic Modeling Shaodi Wang
1 Materials Beyond Silicon Materials Beyond Silicon By Uma Aghoram.
Suppression of Random Dopant-Induced Threshold Voltage Fluctuations in Sub-0.1μm MOSFET’s with Epitaxial and δ-Doped Channels A. Asenov and S. Saini, IEEE.
Fowler-Nordheim Tunneling in TiO2 for room temperature operation of the Vertical Metal Insulator Semiconductor Tunneling Transistor (VMISTT) Lit Ho Chong,Kanad.
III-V MOS: Planar and Fin Technologies 2014 MRS Spring Meeting, April 23, San Francisco. M.J.W. Rodwell, UCSB III-V MOS: S. Lee, C.-Y. Huang, D. Elias,
UTB SOI for LER/RDF EECS Min Hee Cho. Outline  Introduction  LER (Line Edge Roughness)  RDF (Random Dopant Fluctuation)  Variation  Solution – UTB.
Analysis of Strain Effect in Ballistic Carbon Nanotube FETs
1 High-Performance Schottky Barrier MOSFET Horng-Chih Lin Department of Electronics Engineering & Institute of Electronics National Chiao Tung University.
Graphene Based Transistors-Theory and Operation; Development State
Making better transistors: beyond yet another new materials system
National Taiwan University *
Contact Resistance Modeling and Analysis of HEMT Devices S. H. Park, H
Lecture 8 OUTLINE Metal-Semiconductor Contacts (cont’d)
Lower Limits To Specific Contact Resistivity
20-NM CMOS DESIGN.
Kai Nia, Enxia Zhanga, Ronald D. Schrimpfa,
Lecture 21 OUTLINE The MOSFET (cont’d) P-channel MOSFET
by Alexander Glavtchev
Device Structure & Simulation
Contact Resistance Modeling in HEMT Devices
High Transconductance Surface Channel In0. 53Ga0
OMEN: a Quantum Transport Modeling Tool for Nanoelectronic Devices
Neerav Kharche Advisors: Prof. Gerhard Klimeck Prof. Timothy Boykin
INTRODUCTION: MD. SHAFIQUL ISLAM ROLL: REGI:
Dirac-Band Materials 2D Group-IV monolayers
PHYSICS OF SEMICONDUCTOR DEVICES II
Nanowire Gate-All-Around (GAA) FETs
MOSFET Scaling ECE G201.
Tunnel field-effect transistor
Lecture 19 OUTLINE The MOSFET: Structure and operation
Lecture 8 OUTLINE Metal-Semiconductor Contacts (cont’d)
Optional Reading: Pierret 4; Hu 3
Ge nMOSFET and pMOSFET Pai-Ying Liao (Wed.)
Carbon Nanotube Diode Design
Chapter 4.1 Metal-semiconductor (MS) junctions
Mechanical Stress Effect on Gate Tunneling Leakage of Ge MOS Capacitor
Lecture 21 OUTLINE The MOSFET (cont’d) P-channel MOSFET
Lecture 21 OUTLINE The MOSFET (cont’d) P-channel MOSFET
Record Extrinsic Transconductance (2. 45 mS/μm at VDS = 0
Junctionless Device.
Lecture 21 OUTLINE The MOSFET (cont’d) P-channel MOSFET
Circuit Design with Alternative Energy-Efficient Devices
Hong Zhou, Jinhyun Noh, and Peide D. Ye Motivation
Defects & Impurities BW, Ch. 5 & YC, Ch 4 + my notes & research papers
Beyond Si MOSFETs Part IV.
Beyond Si MOSFETs Part 1.
Presentation transcript:

Tunnel FETs Peng Wu Mar 30, 2017

Outline Introduction Challenges Experimental results Conclusion

Outline Introduction Challenges Experimental results Conclusion

Introduction With continuous scaling down, energy consumption has become a headache for IC industry VDD scaling limited by leakage current Pdynamic=CVDD2f Pleakage=VDDIOFF MOSFETs: fundamental limitation 60mV/dec @ 300K due to switching mechanism: thermionic emission over a barrier VDD IOFF (exponetial) Requires a different switching mechanism Ionescu, A. M. et al., Nature, 479, 329-337.

Introduction Band-to-band tunneling (BTBT) Thermal tail in Fermi distribution cut off by energy filter: carriers effectively cooled down Dmitri Nikonov, in Beyond CMOS

Outline Introduction Challenges Experimental results Conclusion

Challenges Projections vs. Realities Low ION (cannot turn on effectively) Bad slope / high IOFF (cannot turn off effectively)

Challenges ON-current: Limited by transmission through tunneling barrier Ionescu, A. M. et al., Nature, 479, 329-337. (Direct bandgap) use optimized structure (e.g. GAA nanowire) and high-K dielectric for tight gate control; use heterojunction λ: tunneling distance → m*, Eg: material properties → use material with small Eg and m*, e.g. III-V Si: not suitable for TFETs (large Eg and m*, indirect bandgap requires phonon-assisted tunneling → low transmission)

Challenges OFF-current Trap-assisted tunneling (TAT) Traps: impurities, dangling bonds, surface roughness, etc Need to reduce Dit Redwan N. Sajjad et al., IEEE TED 63 (11), 4380-4387

Challenges OFF-current Trap-assisted tunneling (TAT) Band-tail effect Heavy doping in source M. Abul Khayer et al., J. Appl. Phys. 110, 074508 (2011)

Challenges OFF-current Trap-assisted tunneling (TAT) Band-tail effect Direct S-D tunneling For scaled device P. Wu et al., Proc. of SISPAD, (2015), 317 - 320

Challenges OFF-current Trap-assisted tunneling (TAT) Band-tail effect Direct S-D tunneling Gate control GAA nanowire TFET Better electrostatic control for smaller diameter

Outline Introduction Challenges Experimental results Conclusion

Experimental results First sub-60mV/dec TFET: PRL 2004 Channel: carbon nanotube 40mV/dec @ 300K

Experimental results: Si TFET Si TFET (UC Berkeley) VLSI 2010 Source: NiSi/n+ Si Channel: i-Si (40nm SOI) Drain: p-Si Minimum SS: 46mV/dec Problem: low ON-current Kanghoon Jeon et al., VLSI 2010

Experimental results: III-V TFET IEDM 2013 Source: p+ GaAs0.18Sb0.82 Channel: i In0.9Ga0.1As Drain: n+ In0.9Ga0.1As Large ION: 740uA/um @ VDS=0.5V Problem: bad SS (>200mV/dec)

Experimental results: III-V TFET IEDM 2016 (Best TFET result so far) 20nm Source: p++ GaAsSb Channel: n- InAs Drain: n++ InAs ION: 10uA/um SS: 48mV/dec

Experimental results: III-V TFET IEDM 2016 (Best TFET result so far) Stoichiometry not clear for GaAsSb Growth condition: Bulk GaSb/InAs forms broken-gap Nanowire from broken-gap to staggered-gap 20nm Source: p++ GaAsSb Channel: n- InAs Drain: n++ InAs Herbert Kroemer, Physica E 20 (2004) 196–203 Lind, E. et al., IEEE JEDS 3 (2014) 96-102

Experimental results: III-V TFET IEEE EDL 2016 (Same Lund University group)

Experimental results: 2D TFET Nature 2015 Source: p-Ge Channel: Bi-layer MoS2 (Drain: MoS2 n-Schottky contact) Minimum SS: 3.9mV/dec Average SS: 31.1mV/dec (4 decades) Scale bar: 5um Problem: scaling? ~20umx10um What about 100nmx1um?

Experimental results: summary Si TFET: Advantages: most developed process → good gate control, low Dit, compatible with current foundry process Disadvantages: bad intrinsic material properties (large m*, Eg, indirect bandgap) → low ION III-V TFET: Advantages: low Eg, low m*, easy to form heterojunction Disadvantages: control of trap-assisted tunneling and band-tail effect 2D material: Advantages: ultra-thin body, no body-thickness fluctuation, no dangling bonds Disadvantages: process needs to be developed (material growth, high-K dielectric, doping method)

Conclusion Tunnel FET: a "drop-in" replacement of MOSFET for low-power applications Similar switch operation → require less effort in circuit design Ion lower than MOSFET → not suitable for high-performance applications Still challenges to be solved Slope not as steep as predicted Ion lower than required