Next steps - with notes from during the meeting 24 March 2016

Slides:



Advertisements
Similar presentations
(Systems Analysis INTerface Board)
Advertisements

1 Color Discriminating Tracking System Lloyd Rochester Sam Duncan Ben Schulz Fernando Valentiner.
Remote Activation of Appliances Using USB Interfaces Vanessa Cox Chris Hydak Kaori Wada.
Aztec PC Oscilloscope Michael Mason Jed Brown Josh Price Andrew Youngs.
1 Mid-term Presentation Implementation of generic interface To electronic components via USB2 Connection Supervisor Daniel Alkalay System architectures.
The 6713 DSP Starter Kit (DSK) is a low-cost platform which lets customers evaluate and develop applications for the Texas Instruments C67X DSP family.
1 CS503: Operating Systems Spring 2014 Dongyan Xu Department of Computer Science Purdue University.
Case Study Computer Controlled Radiation Monitoring System
June 3, 2005H Themann SUSB Physics & Astronomy 1 Phenix Silicon Pixel FEM S. Abeytunge C. Pancake E. Shafto H. Themann.
Wireless TXRX for TLL2020 It is awesome.. Outline Project Overview System Overview Transmiter Hardware Receiver Hardware FPGA Architecture Driver and.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
GAYA Analyzer SDD Presentation. GAYA Analyzer Introduction OMS40G256 is a hardware device used for detection of radioactive radiation for medical imaging.
Slide 1 Project 1 Task 2 T&N3311 PJ1 Information & Communications Technology HD in Telecommunications and Networking Task 2 Briefing The Design of a Computer.
Author George Peck EVLA Hardware Monitor & Control PDR March 13, MIB FUNCTIONALITY.
1 Programming of FPGA in LiCAS ADC for Continuous Data Readout Week 5 Report Tuesday 29 th July 2008 Jack Hickish.
Sensor testing and validation plans for Phase-1 and Ultimate IPHC_HFT 06/15/ LG1.
Damper board (redux) SHARC overview Bill A. May 17, 2004.
Status & development of the software for CALICE-DAQ Tao Wu On behalf of UK Collaboration.
Clara Gaspar, December 2012 Experiment Control System & Electronics Upgrade.
JRA-1 Meeting, Jan 25th 2007 A. Cotta Ramusino, INFN Ferrara 1 EUDRB: A VME-64x based DAQ card for MAPS sensors. STATUS REPORT.
Demonstrations of RDBE-PFB Data Flow. Review the original PFB Data Flow.
Programme for “Target 3” – test of alternative bearing materials (from Jason Tarrant) –Drawing updates by 11 th November –Bearings: Material approval –
October Test Beam DAQ. Framework sketch Only DAQs subprograms works during spills Each subprogram produces an output each spill Each dependant subprogram.
Clara Gaspar on behalf of the ECS team: CERN, Marseille, etc. October 2015 Experiment Control System & Electronics Upgrade.
Peter W Phillips Ashley Greenall Matt Warren Bruce Gallop 08/02/2013.
Gueorgui ANTCHEV PH-TOT TOTEM Collaboration Meeting – March TOTEM System in H8 - Overview, Block Diagram and Main Characteristics Applications -
TV Remote As A Wireless Mouse For PC.
CEng3361/18 CENG 336 INT. TO EMBEDDED SYSTEMS DEVELOPMENT Spring 2007 Recitation 01.
Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective.
FEI4B simulation model for IBL and DBM DAQ development CERN, 29. November 2013 Aleš Svetek J. Stefan Institute, CERN.
Jeremy Sandoval University of Washington May 14, 2013
DAQ / Trigger Card for HCAL SLHC Readout E. Hazen - Boston University
Maj Jeffrey Falkinburg Room 2E46E
8255 Programmable Peripheral Interface
Firmware development for the AM Board
of the Upgraded LHCb Readout System
The Jülich Digital Readout System for PANDA Developments
Scrolling LCD using Arduino.
Chapter 6: BIOS.
Status of the ODR and System Integration 31 March 2009 Matt Warren Valeria Bartsch, Veronique Boisvert, Maurice Goodrick, Barry Green, Bart Hommels,
Enrico Gamberini for the GTK WG TDAQ WG Meeting June 01, 2016
ABC130: DAQ Hardware Status Matt Warren et al. Valencia 3 Feb 2014
DE2-115 Control Panel - Part II
SLC-Aware IOC LCLS Collaboration Jan 26, 2005
Cypress CY3663 Development Kit
Operating Systems (CS 340 D)
Firmware Structure Alireza Kokabi Mohsen Khakzad Friday 9 October 2015
DIGITAL CALCULATOR USING 8051
T3MAPS Firmware Winter 2014.
Next steps – with notes from during the meeting 17 March 2016
xTCA interest group meeting
CS703 - Advanced Operating Systems
Software Implementation of USB 3.0 Stack
Hardware platforms - with notes from during the meeting 17 March 2016
The charge Define the DAQ for read-out and control of the CMOS submissions Identify the required resources for the CMOS specific developments including.
J. J. John on behalf of the team
Zigbee Networks Using Xbee Modules
An Introduction to Microprocessor Architecture using intel 8085 as a classic processor
This chapter provides a series of applications.
Introduction to Microprocessors and Microcontrollers
CS 31006: Computer Networks – The Routers
Serial Data Hub (Proj Dec13-13).
7/10/2017 John Podczerwinski, Horatio Li
Neurochip3.
CMX Status and News - post PRR -
Today’s agenda Hardware architecture and runtime system
Implementing an OpenFlow Switch on the NetFPGA platform
Introduction to Computer Systems
William Stallings Computer Organization and Architecture 7th Edition
Chapter 13: I/O Systems.
Presentation transcript:

Next steps - with notes from during the meeting 24 March 2016 W. Fedorko, J. J. John, M. Warren

The work ahead List of main tasks: (same as 17/03/16 but Phase 2 added) List of main tasks: Basic infrastructure / getting started Phase 1 – on Nexys Video Adapt the ABC130* star HDL code to the ABCN’ Adapt ITSDAQ firmware and software to read out the ABCN’ Creating a CHESS-2 data emulator Phase 2 - running ABCN’ on one FPGA board and the DAQ on a 2nd FPGA board Phase 3 – on HSIO-2 with CHESS-2 daughterboard Port the ABCN’ to the HSIO-2 Commission/debug with CHESS-2 Phase 4 – on CMOS demonstrator module Help specify the CMOS demonstrator module (FPGA aspects) Port the ABCN’ to the FPGAs on the hybrid/PCB Commission/debug ABCN’ running on the module + merge in finalised ABC130* interface (L0tag etc)

Basic infrastructure - 1 Hardware, source code and repository Task Who Obtain Nexys Video board, -- Oxford has one, thanks to Peter and Bruce for the loan. Test with current ITSDAQ firmware and software After discussion (17/03): it is some work to get communications set up to a Nexys Video with ITSDAQ, so allow some time for this. The steps are: need a PC with a second network interface – extra card or USB network interface programme the ITSDAQ firmware for Nexys V into the EEPROM onboard talk to it via the ITSDAQ software (get from SVN, compile with ROOT) WireShark is useful for monitoring network activity There is a pushbutton to send a packet out of the Nexys V to the PC It would be useful if we could write a register to gain control of the LEDs, then write another register to set the LEDs (sanity check/reasssurance) All sites Set up repository for ABCN’ with current ABC130* code Done: gitlab.cern.ch/ABCNPrime/, with 2 projects: ABCNPrimeFPGAEmulator Chess2FPGAEmulator Wojtek

Basic infrastructure - 2 ABC130* learning/reference materials Task Who Update ABC130* block diagram with bit widths (buses, memories) In progress Jaya John Prepare or generate diagram of ABC130* codebase Instead imported ABC130* code to ITSDAQ firmware base Matt Serial interface to use for the ABCN’ Decision: after discussion this week with Paul, we decided to use the ABC130 serial interface (L0/Cmd and R3/L1) for the ABCN’. The advantages are: The DAQ already exists: ITSDAQ firmware and software already work with the ABC130. The ABC130 command decoder and related code blocks already exist. A code block to control the CHESS-2 Data Emulator already exists: the TMU which sits on the L0/CMD bus but has a distinct chip ID so can be addressed separately from the ABCN’. The ABC130 interface is stable, while the ABC130* is still evolving (L0Tag etc) About R3 requests: the R3 request still exists for the ABC130* (--Paul) Wojtek (with help from Matt and Jaya John)

Phase 1 – on Nexys Video Task Who Create a CHESS-2 data emulator (DEM) Generate random hits on emulated strips Process hits as CHESS-2 does, to output data in same format Provide a control interface to DEM. It should look an ABC130 series of chip (“TMU”) – receive commands on the same serial line from the DAQ firmware. We agreed to revisit who will do which Phase 1 tasks, when we are further with the basics. Adapt the ABC130* star HDL code to the ABCN’ Adapt widths of FIFOs/memories Look at intention of Cluster Finder, see what is applicable Provide a ABC130 Command-to-SACI bridge, to control AMS-CHESS-2 Provide a ABC130 Command-to-SPI bridge, to control TJ-CHESS-2 Adapt ITSDAQ firmware and software to read out the ABCN’ Need to use current serial line protocols as working in the present ABC130 code see discussion though at the bottom of slide 4

Next meeting Due to Easter, we will not meet next week (skipping Thursday 31st March). Our next meeting will be Thursday 7th April at 15:30 CERN time.