Christophe Beigbeder/ ETD PID meeting

Slides:



Advertisements
Similar presentations
18/05/2015 Calice meeting Prague Status Report on ADC LPC ILC Group.
Advertisements

Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
L.Royer– Calice DESY – July 2010 Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand R&D LPC Clermont-Fd dedicated to the.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
A Front End and Readout System for PET Overview: –Requirements –Block Diagram –Details William W. Moses Lawrence Berkeley National Laboratory Department.
01/04/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
Juin 1st 2010 Christophe Beigbeder PID meeting1 PID meeting Electronics Integration.
Mai 31th 2011 Christophe Beigbeder PID meeting1 ETD meeting Test setup : Activities in Bari, Univ of Maryland and at Orsay Test setup : Activities in Bari,
Update on works with SiPMs at Pisa Matteo Morrocchi.
Readout controller Block Diagram S. Hansen - CD-1 Lehman Review1 VXO Ø Det Links to 24 SiPM Front End Boards Clock Event Data USB ARM uC A D Rd Wrt 100Mbit.
PHOTOTUBE SCANNING SETUP AT THE UNIVERSITY OF MARYLAND Doug Roberts U of Maryland, College Park.
C.Beigbeder, D.Breton, M.El Berni, J.Maalmi, V.Tocut – LAL/In2p3/CNRS L.Leterrier, S. Drouet - LPC/In2p3/CNRS P. Vallerand - GANIL/CNRS/CEA SuperB -Collaboration.
J.Maalmi, D.Breton – SuperB Workshop – Frascati – September 2010 Electronics for the two-bar test. D.Breton & J.Maalmi (LAL Orsay)
November 16th 2011 Christophe Beigbeder 1 ETD meeting PID Integration.
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
SKIROC status Calice meeting – Kobe – 10/05/2007.
 13 Readout Electronics A First Look 28-Jan-2004.
DAQ ACQUISITION FOR THE dE/dX DETECTOR
STATUS OF SPIROC measurement
Fabio, Francesco, Francesco and Nicola INFN and University Bari
DCH FEE STATUS Level 1 Triggered Data Flow FEE Implementation &
ETD meeting Architecture and costing On behalf of PID group
Front-end Electronic for a neutrino telescope : a new ASIC SCOTT
Pid session TDC-based electronics for the CRT
ETD PID meeting We had many presentations dedicated to the PM test .
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
A General Purpose Charge Readout Chip for TPC Applications
PID meeting SNATS to SCATS New front end design
Update of test results for MCP time measurement with the USB WaveCatcher board D.Breton & J.Maalmi (LAL Orsay), E.Delagnes (CEA/IRFU)
Christophe Beigbeder PID meeting
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
ETD meeting First estimation of the number of links
on behalf of the AGH and UJ PANDA groups
CTA-LST meeting February 2015
Electronics for FTOF prototype: status of the 16-ch WaveCatcher board D.Breton & J.Maalmi (LAL Orsay) …
Timing and fast analog memories in Saclay
Integrated Circuits for the INO
Designing electronics for a TOF Forward PID for SuperB D. Breton & J
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
ETD meeting Electronic design for the barrel : Front end chip and TDC
From SNATS to SCATS C. Beigbeder1, D. Breton1,F.Dulucq1, L. Leterrier2, J. Maalmi1, V. Tocut1, Ph. Vallerand3 1 : LAL Orsay, France (IN2P3 – CNRS) 2 :
PID meeting SCATS Status on front end design
Update of time measurement results with the USB WaveCatcher board & Electronics for the DIRC-like TOF prototype at SLAC D.Breton , L.Burmistov,
Christophe Beigbeder PID meeting
DCH FEE 28 chs DCH prototype FEE &
R&D on large photodetectors and readout electronics FJPPL KEK/Orsay JE Campagne, S. Conforti, F. Dulucq, C. de La Taille, G. Martin-Chassard,, A.
MCPPMT test bench at LAL D. Breton, L. Burmistov, J. Maalmi, V
Ongoing R&D in Orsay/Saclay on ps time measurement: a USB-powered 2-channel 3.2GS/s 12-bit digitizer D.Breton (LAL Orsay), E.Delagnes (CEA/IRFU) Séminaire.
FIT Front End Electronics & Readout
Using ultra fast analog memories for fast photo-detector readout D
TDC at OMEGA I will talk about SPACIROC asic
CALICE COLLABORATION LPC Clermont LAL Orsay Samuel MANEN Julien FLEURY
Calorimeter Upgrade Meeting - News
Christophe Beigbeder PID meeting
A First Look J. Pilcher 12-Mar-2004
Christophe Beigbeder/ PID meeting
Front-end electronic system for large area photomultipliers readout
VELO readout On detector electronics Off detector electronics to DAQ
PID electronics for FDIRC (Focusing Detector of Internally Reflected Cherenkov light) and FTOF (Forward Time of Flight) Christophe Beigbeder and Dominique.
BESIII EMC electronics
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
Front-end Electronics for the LHCb Preshower Rémi CORNAT, Gérard BOHNER, Olivier DESCHAMPS, Jacques LECOQ, Pascal PERRET LPC Clermont-Ferrand.
PID meeting Mechanical implementation Electronics architecture
RPC Electronics Overall system diagram Current status At detector
Presented by T. Suomijärvi
TOF read-out for high resolution timing
Ongoing R&D in Orsay/Saclay on ps time measurement: status of the USB-powered 2-channel 3.2GS/s 12-bit digitizer D.Breton & J.Maalmi (LAL Orsay), E.Delagnes.
Electronics for the PID
Orsay Talks Christophe : General questions and future developments.
Presentation transcript:

Christophe Beigbeder/ ETD PID meeting We had 5 presentations dedicated to electronics Fe barrel electronics status Backplane and PM positioning Study of the Hamamatsu @ Milano lab Study of the Hamamatsu 8500 @ Bari New developments on the electronics for the FTOF On behalf of PID group Christophe Beigbeder/ ETD PID meeting

H8500 studies w/o amplification : Charge Map Photocathode Focusing electrode Dynode 1 Dynode 2 Dynode 3 We have found, as expected, that the there is an effect in gain that seems to increase a little bit (+5%) near the focusing electrode

H8500 studies w/o amplification : Jitter Map We have also found that there is an effect on timing performance of the device. Near the focusing electrode the jitter increase of almost 100ps and the transit time is 250ps shorter

In view of the LHCb upgrade, a possible option is to substituting the HPD with commercial multi-anode photomultiplier tube. The Milano-Bicocca group has worked on this, characterizing first the Hamamatsu H9500, then the R7600 and now R11265 for fast single photon response. Comparison between single photon spectra and dark events R11265: Single photon peak and dark events Gain reduction effect due to aging gain reduced to about 50% after 1600h hours. R11265: Gain vs Bias Voltage Only 120 crosstalk signals are above the threshold chosen for the main signal. ↓ 120 / 50000 = 0.24% At -850V the mean signal is about 1.9 Mel 1.9 Mel

-> test with the CLARO chip@ Cern in 2012 R7600: Gain reduction effect due to the magnetic field R7600: Voltage distribution ratio and single photon peak Changing the bias voltage ratio allows to sharpen the peak in the single photon spectra. R7600: TTS evaluation different pairs of pixel were measured: In all cases, the standard deviation of the time difference was about 300 ps. H9500 & R7600 has some drawbacks and the more attractive seems to be the R11265 -> test with the CLARO chip@ Cern in 2012 s = 301 ps

Electronics on the detector We are working on the integration of the electronics on the detector: mechanical and electronics issues to connect the FE boards to the PM on the detector. Christophe Beigbeder Mars 21th 2012

Backplane PM We had discussions on the way we are inserting boards with respect to the alignment of the PM, the tolerance on the connector position on the backplane Christophe Beigbeder Mars 21th 2012

Electronics Chain : 16 Channel processing block diagram FPGA ProsAsic 3 PM pulse ~ 50 Gb/s. Data pushed L1 derandomizer here ! Max 100 KHz/ch TDC part Readout part Christophe Beigbeder

The front end crate Christophe Beigbeder Front end crate: PM Backplane – Communication backplane – FE board - FBLOCK controller (FBC Christophe Beigbeder

SCATS test board General synoptic Gaussian distribution 10 TDC SCATS has been delivered in February, one month earlier than expected ! 5 are for each of the two labs, LAL and LPC Caen. Test board expected mid April. Gaussian distribution pattern stored in RAM

Analog board : first result Analog board test 3 different solutions for low walk discriminator. Two analog boards was delivered last month @ LPNHE Input signal ~ 8mv pp average Dynamic ~10- Noise to be studied Discri output Gain , CFD fraction & delay , pseudo CFD integration has to be tuned Christophe Beigbeder

PIF : a design test for SCATS Analog pipeline : could be skipped in the first version for time and cost reasons Pseudo CFD , and charge amplifier For cost reasons, we will design the “ analog “ part of the TDC SCATS , in a dedicated chip : PIF. PIF will be submitted end of this year.

Parametric simulation : amplitude from 1 to 10 45ps walk Resolution: 50ps for a dynamic of 10

Possibility to add an individual DC offset on each signal Possibility to chain channels by groups of 2 2 individual trigger discriminators on each channel External and internal trigger + numerous modes of triggering on coïncidence (11 possibilities including two pulses on the same channel => useful for afterpulse studies Embedded digital CFD for time measurement Embedded signal amplitude extraction Embedded charge mode (integration starts on threshold or at a fixed location) => high rates (~ 3.5 kEvents/s) 2 extra memory channels for digital signals One pulse generator on each input External clock input for multi-board applications Embedded USB and Serial Lite/Fibre Channel/Conet interfaces Possibility to program the FPGAs via USB/Backplane/Altera Blaster This board house the SAMLONG (1024 cells/ch) ASICs The board can be connected to a backplane possibility to scale the system up to 320 channels in a crate

Preliminary results We send pulses from a pulse generator (1V pp, rise & fall time: 1.6 ns, FWHM 2 ns) We vary the distance. Time jitter between two channels THE SAME SAMLONG chip DIFFERENT SAMLONG chip: Δt ~ 0 ns (Ch1 – Ch0) jitter = 4.2 ps rms Δt ~ 10 ns (Ch1 – Ch0) jitter = 7.0 ps rms Δt ~ 0 ns (Ch1 – Ch0) jitter = 8.3 ps rms Δt ~ 10 ns (Ch1 – Ch0) jitter = 9.6 ps rms

SAMPIC: the ps TDC for FTOF Critical path for time measurement We started designing the SAMPIC ps TDC a few months ago => This ASIC makes use of the new AMS 0.18 µm CMOS technology First version will house 8 blocks of 64 analog memory cells Sampling is performed between 2 and 10 GS/s Signal bandwidth is ~ 1 GHz Digitization will be performed inside the chip with a parallel Wilkinson ADC running at 2 GHz in each cell The 2-GHz clock is not distributed to the cells but runs a unique gray counter The cells house a fast comparator and a latch Submission is targetted for next month -> First tests should take place in July

Next step @ schedule Test of the analog board using the PM test setup at LAL (Orsay) and Bari Characterization of PM continue Firmware and software are developed in Orsay and Bari to prepare the SCATS test, link to the CRT acquisition system. Simulation and design of the PIF continue. Work on backplane and integration continue PIF submission end of 2012. SAMPIC next month. TDR to be completed Christophe Beigbeder