Ceg3420 L17 Bus.1 DAP Fa97, U.CB CEG3420 Computer Design Lecture 18: Bus Design.

Slides:



Advertisements
Similar presentations
1 Copyright © 2013 Elsevier Inc. All rights reserved. Chapter 4 Computing Platforms.
Advertisements

Bus arbitration Processor and DMA controllers both need to initiate data transfers on the bus and access main memory. The device that is allowed to initiate.
Lecture 15: Busses and Networking (1)
1 Dynamic Interconnection Networks Buses CEG 4131 Computer Architecture III Miodrag Bolic.
Computer Buses A bus is a common electrical pathway between multiple devices. Can be internal to the CPU to transport data to and from the ALU. Can be.
6-April 06 by Nathan Chien. PCI System Block Diagram.
Bus Design.
Chapter 7: System Buses Dr Mohamed Menacer Taibah University
IT253: Computer Organization
Digital Computer Fundamentals
Figure 12–1 Basic computer block diagram.
Microprocessor Architecture Pipelined Architecture
I/O Organization popo.
Presenter : Cheng-Ta Wu Kenichiro Anjo, Member, IEEE, Atsushi Okamura, and Masato Motomura IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 39,NO. 5, MAY 2004.
Accessing I/O Devices Processor Memory BUS I/O Device 1 I/O Device 2.
Lecture 21Comp. Arch. Fall 2006 Chapter 8: I/O Systems Adapted from Mary Jane Irwin at Penn State University for Computer Organization and Design, Patterson.
Gursharan Singh Tatla PIN DIAGRAM OF 8086 Gursharan Singh Tatla Gursharan Singh Tatla
1  1998 Morgan Kaufmann Publishers Interfacing Processors and Peripherals.
Datorteknik BusInterfacing bild 1 Bus Interfacing Processor-Memory Bus –High speed memory bus Backplane Bus –Processor-Interface bus –This is what we usually.
S. Barua – CPSC 440 CHAPTER 8 INTERFACING PROCESSORS AND PERIPHERALS Topics to be covered  How to.
Lecture 25 Buses and I/O (2)
Interfacing Processors and Peripherals Andreas Klappenecker CPSC321 Computer Architecture.
1 CSE SUNY New Paltz Chapters 8 Interfacing Processors and Peripherals.
TECH CH03 System Buses Computer Components Computer Function
CPU Chips The logical pinout of a generic CPU. The arrows indicate input signals and output signals. The short diagonal lines indicate that multiple pins.
Lecture 12 Today’s topics –CPU basics Registers ALU Control Unit –The bus –Clocks –Input/output subsystem 1.
CS-334: Computer Architecture
Computer Architecture Lecture 08 Fasih ur Rehman.
MicroComputer Engineering Bus slide 1 What is a bus? Slow vehicle that many people ride together –well, true... A bunch of wires...
Digital System Bus A bus in a digital system is a collection of (usually unbroken) signal lines that carry module-to-module communications. The signals.
CPU BASICS, THE BUS, CLOCKS, I/O SUBSYSTEM Philip Chan.
Orange Coast College Business Division Computer Science Department CS 116- Computer Architecture Peripherals.
1 (Based on text: David A. Patterson & John L. Hennessy, Computer Organization and Design: The Hardware/Software Interface, 3 rd Ed., Morgan Kaufmann,
CHAPTER 3 TOP LEVEL VIEW OF COMPUTER FUNCTION AND INTERCONNECTION
Top Level View of Computer Function and Interconnection.
3/8/2002CSE Buses Buses Pentium 4 Processor L1 and L2 caches Memory Controller Hub RDRAM Disks RDRAM I/O Controller Hub MB/sec (33 MHz, 32.
BUS IN MICROPROCESSOR. Topics to discuss Bus Interface ISA VESA local PCI Plug and Play.
Bus Mr. Mukul Varshney. Bus A bus, in computing, is a set of physical connections (cables, printed circuits, etc.) which can be shared by multiple hardware.
The Big Picture: Where are We Now? Control Datapath Memory Processor Input Output °I/O Systems Control Datapath Memory Processor Input Output Network.
I/O Computer Organization II 1 Interconnecting Components Need interconnections between – CPU, memory, I/O controllers Bus: shared communication channel.
August 1, 2001Systems Architecture II1 Systems Architecture II (CS ) Lecture 9: I/O Devices and Communication Buses * Jeremy R. Johnson Wednesday,
1 IKI10230 Pengantar Organisasi Komputer Bab 4.2: DMA & Bus 26 Maret 2003 Bobby Nazief Qonita Shahab bahan kuliah:
CSIE30300 Computer Architecture Unit 11: Bus and I/O Systems Hsin-Chou Chi [Adapted from material by and
MBG 1 CIS501, Fall 99 Lecture 18: Input/Output (I/O): Buses and Peripherals Michael B. Greenwald Computer Architecture CIS 501 Fall 1999.
Datorteknik F1 bild 1 What is a bus? Slow vehicle that many people ride together –well, true... A bunch of wires...
1 IKI20210 Pengantar Organisasi Komputer Kuliah No. 20: DMA & Standard I/O Bus 27 November 2002 Bobby Nazief Johny Moningka
EEE440 Computer Architecture
I/O—I/O Busses Professor Alvin R. Lebeck Computer Science 220 Fall 2001.
Datorteknik F1 bild 1 What is a bus? Slow vehicle that many people ride together –well, true... A bunch of wires...
Csci 136 Computer Architecture II – Buses and IO
CS2100 Computer Organisation Input/Output – Own reading only (AY2015/6) Semester 1 Adapted from David Patternson’s lecture slides:
Mohamed Younis CMCS 411, Computer Architecture 1 CMCS Computer Architecture Lecture 26 Bus Interconnect May 7,
Chapter 3 System Buses.  Hardwired systems are inflexible  General purpose hardware can do different tasks, given correct control signals  Instead.
1 Computer Architecture & Assembly Language Spring 2001 Dr. Richard Spillman Lecture 19 – IO II.
Buses: Presentation Outline
Interconnection Structures
Bus Interfacing Processor-Memory Bus Backplane Bus I/O Bus
CS 704 Advanced Computer Architecture
What is a bus? Slow vehicle that many people ride together
Chapter 8-A BUS.
Buses: Presentation Outline
BUSES FUNCTIONAL UNITS Ch.Ramesh Embedded Systems.
William Stallings Computer Organization and Architecture
Presentation transcript:

ceg3420 L17 Bus.1 DAP Fa97, U.CB CEG3420 Computer Design Lecture 18: Bus Design

ceg3420 L17 Bus.2 DAP Fa97, U.CB CS 152 Computer Architecture and Engineering Lecture 20: Bus Design Nov. 8, 1996 David E. Culler

ceg3420 L17 Bus.3 DAP Fa97, U.CB What is a bus? °Slow vehicle that many people ride together well, true... °A bunch of wires...

ceg3420 L17 Bus.4 DAP Fa97, U.CB A Bus is: °shared communication link °single set of wires used to connect multiple subsystems °A Bus is also a fundamental tool for composing large, complex systems systematic means of abstraction Control Datapath Memory Processor Input Output

ceg3420 L17 Bus.5 DAP Fa97, U.CB Example: Pentium System Organization Processor/Memory Bus PCI Bus I/O Busses

ceg3420 L17 Bus.6 DAP Fa97, U.CB Advantages of Buses °Versatility: New devices can be added easily Peripherals can be moved between computer systems that use the same bus standard °Low Cost: A single set of wires is shared in multiple ways °Manage complexity by partitioning the design Memory Processor I/O Device

ceg3420 L17 Bus.7 DAP Fa97, U.CB Disadvantage of Buses °It creates a communication bottleneck The bandwidth of that bus can limit the maximum I/O throughput °The maximum bus speed is largely limited by: The length of the bus The number of devices on the bus The need to support a range of devices with: -Widely varying latencies -Widely varying data transfer rates Memory Processor I/O Device

ceg3420 L17 Bus.8 DAP Fa97, U.CB The General Organization of a Bus °Control lines: Signal requests and acknowledgments Indicate what type of information is on the data lines °Data lines carry information between the source and the destination: Data and Addresses Complex commands Data Lines Control Lines

ceg3420 L17 Bus.9 DAP Fa97, U.CB Master versus Slave °A bus transaction includes two parts: Issuing the command (and address) – request Transferring the data – action °Master is the one who starts the bus transaction by: issuing the command (and address) °Slave is the one who responds to the address by: Sending data to the master if the master ask for data Receiving data from the master if the master wants to send data Bus Master Bus Slave Master issues command Data can go either way

ceg3420 L17 Bus.10 DAP Fa97, U.CB Types of Buses °Processor-Memory Bus (design specific) Short and high speed Only need to match the memory system -Maximize memory-to-processor bandwidth Connects directly to the processor Optimized for cache block transfers °I/O Bus (industry standard) Usually is lengthy and slower Need to match a wide range of I/O devices Connects to the processor-memory bus or backplane bus °Backplane Bus (standard or proprietary) Backplane: an interconnection structure within the chassis Allow processors, memory, and I/O devices to coexist Cost advantage: one bus for all components

ceg3420 L17 Bus.11 DAP Fa97, U.CB A Computer System with One Bus: Backplane Bus °A single bus (the backplane bus) is used for: Processor to memory communication Communication between I/O devices and memory °Advantages: Simple and low cost °Disadvantages: slow and the bus can become a major bottleneck °Example: IBM PC - AT ProcessorMemory I/O Devices Backplane Bus

ceg3420 L17 Bus.12 DAP Fa97, U.CB A Two-Bus System °I/O buses tap into the processor-memory bus via bus adaptors: Processor-memory bus: mainly for processor-memory traffic I/O buses: provide expansion slots for I/O devices °Apple Macintosh-II NuBus: Processor, memory, and a few selected I/O devices SCCI Bus: the rest of the I/O devices ProcessorMemory I/O Bus Processor Memory Bus Bus Adaptor Bus Adaptor Bus Adaptor I/O Bus I/O Bus

ceg3420 L17 Bus.13 DAP Fa97, U.CB A Three-Bus System °A small number of backplane buses tap into the processor-memory bus Processor-memory bus is used for processor memory traffic I/O buses are connected to the backplane bus °Advantage: loading on the processor bus is greatly reduced ProcessorMemory Processor Memory Bus Bus Adaptor Bus Adaptor Bus Adaptor I/O Bus Backplane Bus I/O Bus

ceg3420 L17 Bus.14 DAP Fa97, U.CB What defines a bus? Bunch of Wires Physical / Mechanical Characterisics – the connectors Electrical Specification Timing and Signaling Specification Transaction Protocol

ceg3420 L17 Bus.15 DAP Fa97, U.CB Synchronous and Asynchronous Bus °Synchronous Bus: Includes a clock in the control lines A fixed protocol for communication that is relative to the clock Advantage: involves very little logic and can run very fast Disadvantages: -Every device on the bus must run at the same clock rate -To avoid clock skew, they cannot be long if they are fast °Asynchronous Bus: It is not clocked It can accommodate a wide range of devices It can be lengthened without worrying about clock skew It requires a handshaking protocol

ceg3420 L17 Bus.16 DAP Fa97, U.CB Busses so far ° ° ° MasterSlave Control Lines Address Lines Data Lines Bus Master: has ability to control the bus, initiates transaction Bus Slave: module activated by the transaction Bus Communication Protocol: specification of sequence of events and timing requirements in transferring information. Asynchronous Bus Transfers: control lines (req, ack) serve to orchestrate sequencing. Synchronous Bus Transfers: sequence relative to common clock. Multibus: 20 address, 16 data, 5 control, 50ns Pause

ceg3420 L17 Bus.17 DAP Fa97, U.CB Administrative Issues °Read P&H Chapter 8 °Intel field trip Friday 11/21 bus at 7 am !

ceg3420 L17 Bus.18 DAP Fa97, U.CB Bus Transaction °Arbitration °Request °Action

ceg3420 L17 Bus.19 DAP Fa97, U.CB Arbitration: Obtaining Access to the Bus °One of the most important issues in bus design: How is the bus reserved by a devices that wishes to use it? °Chaos is avoided by a master-slave arrangement: Only the bus master can control access to the bus: It initiates and controls all bus requests A slave responds to read and write requests °The simplest system: Processor is the only bus master All bus requests must be controlled by the processor Major drawback: the processor is involved in every transaction Bus Master Bus Slave Control: Master initiates requests Data can go either way

ceg3420 L17 Bus.20 DAP Fa97, U.CB Multiple Potential Bus Masters: the Need for Arbitration °Bus arbitration scheme: A bus master wanting to use the bus asserts the bus request A bus master cannot use the bus until its request is granted A bus master must signal to the arbiter after finish using the bus °Bus arbitration schemes usually try to balance two factors: Bus priority: the highest priority device should be serviced first Fairness: Even the lowest priority device should never be completely locked out from the bus °Bus arbitration schemes can be divided into four broad classes: Daisy chain arbitration: single device with all request lines. Centralized, parallel arbitration: see next-next slide Distributed arbitration by self-selection: each device wanting the bus places a code indicating its identity on the bus. Distributed arbitration by collision detection: Ethernet uses this.

ceg3420 L17 Bus.21 DAP Fa97, U.CB The Daisy Chain Bus Arbitrations Scheme °Advantage: simple °Disadvantages: Cannot assure fairness: A low-priority device may be locked out indefinitely The use of the daisy chain grant signal also limits the bus speed Bus Arbiter Device 1 Highest Priority Device N Lowest Priority Device 2 Grant Release Request wired-OR

ceg3420 L17 Bus.22 DAP Fa97, U.CB Centralized Parallel Arbitration °Used in essentially all processor-memory busses and in high-speed I/O busses Bus Arbiter Device 1 Device N Device 2 Grant Req

ceg3420 L17 Bus.23 DAP Fa97, U.CB Simplest bus paradigm °All agents operate syncronously °All can source / sink data at same rate °=> simple protocol just manage the source and target

ceg3420 L17 Bus.24 DAP Fa97, U.CB Simple Synchronous Protocol °Even memory busses are more complex than this memory (slave) may take time to respond it need to control data rate BReq BG Cmd+Addr R/W Address Data1Data2 Data

ceg3420 L17 Bus.25 DAP Fa97, U.CB Typical Synchronous Protocol °Slave indicates when it is prepared for data xfer °Actual transfer goes at bus rate BReq BG Cmd+Addr R/W Address Data1Data2 Data Data1 Wait

ceg3420 L17 Bus.26 DAP Fa97, U.CB Increasing the Bus Bandwidth °Separate versus multiplexed address and data lines: Address and data can be transmitted in one bus cycle if separate address and data lines are available Cost: (a) more bus lines, (b) increased complexity °Data bus width: By increasing the width of the data bus, transfers of multiple words require fewer bus cycles Example: SPARCstation 20s memory bus is 128 bit wide Cost: more bus lines °Block transfers: Allow the bus to transfer multiple words in back-to-back bus cycles Only one address needs to be sent at the beginning The bus is not released until the last word is transferred Cost: (a) increased complexity (b) decreased response time for request

ceg3420 L17 Bus.27 DAP Fa97, U.CB Pipelined Bus Protocols Attempt to initiate next address phase during current data phase Single master example from your lab (proc-to-cache)

ceg3420 L17 Bus.28 DAP Fa97, U.CB Increasing Transaction Rate on Multimaster Bus °Overlapped arbitration perform arbitration for next transaction during current transaction °Bus parking master can holds onto bus and performs multiple transactions as long as no other master makes request °Overlapped address / data phases (prev. slide) requires one of the above techniques °Split-phase (or packet switched) bus completely separate address and data phases arbitrate separately for each address phase yield a tag which is matched with data phase °All of the above in most modern mem busses

ceg3420 L17 Bus.29 DAP Fa97, U.CB 1993 MP Server Memory Bus Survey: GTL revolution BusMBusSummitChallengeXDBus OriginatorSunHPSGISun Clock Rate (MHz) Address lines364840muxed Data lines (parity) Data Sizes (bits) Clocks/transfer454? Peak (MB/s)320(80) MasterMultiMultiMultiMulti ArbitrationCentralCentralCentralCentral Slots16910 Busses/system1112 Length13 inches12? inches17 inches

ceg3420 L17 Bus.30 DAP Fa97, U.CB The I/O Bus Problem °Designed to support wide variety of devices full set not know at design time °Allow data rate match between arbitrary speed deviced fast processor – slow I/O slow processor – fast I/O

ceg3420 L17 Bus.31 DAP Fa97, U.CB Asynchronous Handshake Address Data Read Req Ack Master Asserts Address Master Asserts Data Next Address Write Transaction t0 t1 t2 t3 t4 t5 °t0 : Master has obtained control and asserts address, direction, data ° Waits a specified amount of time for slaves to decode target °t1: Master asserts request line °t2: Slave asserts ack, indicating data received °t3: Master releases req °t4: Slave releases ack

ceg3420 L17 Bus.32 DAP Fa97, U.CB Read Transaction Address Data Read Req Ack Master Asserts AddressNext Address t0 t1 t2 t3 t4 t5 °t0 : Master has obtained control and asserts address, direction, data ° Waits a specified amount of time for slaves to decode target\ °t1: Master asserts request line °t2: Slave asserts ack, indicating ready to transmit data °t3: Master releases req, data received °t4: Slave releases ack

ceg3420 L17 Bus.33 DAP Fa97, U.CB 1993 Backplane/IO Bus Survey BusSBusTurboChannelMicroChannelPCI OriginatorSunDECIBMIntel Clock Rate (MHz) async33 AddressingVirtualPhysicalPhysicalPhysical Data Sizes (bits)8,16,328,16,24,328,16,24,32,648,16,24,32,64 MasterMultiSingleMultiMulti ArbitrationCentralCentralCentralCentral 32 bit read (MB/s) Peak (MB/s) (222) Max Power (W)

ceg3420 L17 Bus.34 DAP Fa97, U.CB High Speed I/O Bus °Examples graphics fast networks °Limited number of devices °Data transfer bursts at full rate °DMA transfers important small controller spools stream of bytes to or from memory °Either side may need to squelch transfer buffers fill up

ceg3420 L17 Bus.35 DAP Fa97, U.CB Break

ceg3420 L17 Bus.36 DAP Fa97, U.CB PCI Read/Write Transactions °All signals sampled on rising edge °Centralized Parallel Arbitration overlapped with previous transaction °All transfers are (unlimited) bursts °Address phase starts by asserting FRAME# °Next cycle initiator asserts cmd and address °Data transfers happen on when IRDY# asserted by master when ready to transfer data TRDY# asserted by target when ready to transfer data transfer when both asserted on rising edge °FRAME# deasserted when master intends to complete only one more data transfer

ceg3420 L17 Bus.37 DAP Fa97, U.CB PCI Read Transaction – Turn-around cycle on any signal driven by more than one agent

ceg3420 L17 Bus.38 DAP Fa97, U.CB PCI Write Transaction

ceg3420 L17 Bus.39 DAP Fa97, U.CB PCI Optimizations °Push bus efficiency toward 100% under common simple usage like RISC °Bus Parking retain bus grant for previous master until another makes request granted master can start next transfer without arbitration °Arbitrary Burst length intiator and target can exert flow control with xRDY target can disconnect request with STOP (abort or retry) master can disconnect by deasserting FRAME arbiter can disconnect by deasserting GNT °Delayed (pended, split-phase) transactions free the bus after request to slow device

ceg3420 L17 Bus.40 DAP Fa97, U.CB Additional PCI Issues °Interrupts: support for controlling I/O devices °Cache coherency: support for I/O and multiprocessors °Locks: support timesharing, I/O, and MPs °Configuration Address Space

ceg3420 L17 Bus.41 DAP Fa97, U.CB Summary of Bus Options °OptionHigh performanceLow cost °Bus widthSeparate addressMultiplex address & data lines& data lines °Data widthWider is fasterNarrower is cheaper (e.g., 32 bits)(e.g., 8 bits) °Transfer sizeMultiple words hasSingle-word transfer less bus overheadis simpler °Bus mastersMultipleSingle master (requires arbitration)(no arbitration) °ClockingSynchronousAsynchronous °ProtocolpipelinedSerial