Lecture 13 ANNOUNCEMENTS OUTLINE

Slides:



Advertisements
Similar presentations
EE105 Fall 2007Lecture 13, Slide 1Prof. Liu, UC Berkeley Lecture 13 OUTLINE Cascode Stage: final comments Frequency Response – General considerations –
Advertisements

Chapter 7 Operational-Amplifier and its Applications
Electronic Devices Ninth Edition Floyd Chapter 10.
Lecture 21 REMINDERS OUTLINE Frequency Response Reading: Chapter 11
Frequency response I As the frequency of the processed signals increases, the effects of parasitic capacitance in (BJT/MOS) transistors start to manifest.
Cascode Stage. OUTLINE Review of BJT Amplifiers Cascode Stage Reading: Chapter 9.1.
Recall Lecture 13 Biasing of BJT Applications of BJT
EE105 Fall 2007Lecture 8, Slide 1Prof. Liu, UC Berkeley Lecture 8 OUTLINE BJT Amplifiers (cont’d) – Common-emitter topology – CE stage with emitter degeneration.
Single Stage IC Amplifiers
Amplifier Frequency Response
Announcements Troubles with Assignments… –Assignments are 20% of the final grade –Exam questions very similar (30%) Deadline extended to 5pm Fridays, if.
EE105 Fall 2007Lecture 9, Slide 1Prof. Liu, UC Berkeley Lecture 9 OUTLINE BJT Amplifiers (cont’d) – Common-base topology – CB core – CB stage with source.
Fig. 7.1 Bode plot for the typical magnitude term. The curve shown applies for the case of a zero. For a pole, the high-frequency asymptote should be drawn.
EE105 Fall 2007Lecture 6, Slide 1Prof. Liu, UC Berkeley Lecture 6 OUTLINE BJT (cont’d) – PNP transistor (structure, operation, models) BJT Amplifiers –
Lecture 22 ANNOUNCEMENTS OUTLINE Differential Amplifiers
EE105 Fall 2007Lecture 5, Slide 1Prof. Liu, UC Berkeley Lecture 5 OUTLINE BJT (cont’d) – Transconductance – Small-signal model – The Early effect – BJT.
Lecture 20: Frequency Response: Miller Effect
Lecture 11 ANNOUNCEMENTS OUTLINE Review of BJT Amplifiers
Chapter 2 Small-Signal Amplifiers
Department of EECS University of California, Berkeley EECS 105 Fall 2003, Lecture 19 Lecture 19: Frequency Response Prof. Niknejad.
EE105 Fall 2007Lecture 14, Slide 1Prof. Liu, UC Berkeley Lecture 14 OUTLINE Frequency Response (cont’d) – CE stage (final comments) – CB stage – Emitter.
Single-Stage Integrated- Circuit Amplifiers
Lecture 7 ANNOUNCEMENTS OUTLINE BJT Amplifiers (cont’d)
EE105 Fall 2007Lecture 10, Slide 1Prof. Liu, UC Berkeley Lecture 10 OUTLINE BJT Amplifiers (cont’d) – CB stage with biasing – Emitter follower (Common-collector.
Chapter 13 Small-Signal Modeling and Linear Amplification
Recall Last Lecture Biasing of BJT Applications of BJT
COMSATS Institute of Information Technology Virtual campus Islamabad
1 Frequency response I As the frequency of the processed signals increases, the effects of parasitic capacitance in (BJT/MOS) transistors start to manifest.
Frequency Analysis of BJT and MOSFET Amplifiers
Chapter 2 Operational Amplifier Circuits
Part B-3 AMPLIFIERS: Small signal low frequency transistor amplifier circuits: h-parameter representation of a transistor, Analysis of single stage transistor.
BJT Amplifiers (cont’d)
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
BJT (cont’d). OUTLINE – Transconductance – Small-signal model – The Early effect – BJT operation in saturation mode Reading: Chapter
ECE 342 – Jose Schutt-Aine 1 ECE 342 Solid-State Devices & Circuits 16. Active Loads Jose E. Schutt-Aine Electrical & Computer Engineering University of.
BJT Amplifier. BJT Amplifiers: Overview Voltage Amplifier In an ideal voltage amplifier, the input impedance is infinite and the output impedance is.
EENG 3520: Electronics II Lecture 1 Oluwayomi Adamo.
1 Chapter 8 Operational Amplifier as A Black Box  8.1 General Considerations  8.2 Op-Amp-Based Circuits  8.3 Nonlinear Functions  8.4 Op-Amp Nonidealities.
SUB.TEACHER:- MR.PRAVIN BARAD NAME:-SAGAR KUMBHANI ( ) -VIKRAMSINH JADAV( ) -PARECHA TUSHAR( ) TOPIC:-LINEAR AMPLIFIER(BJT.
Dr. Nasim Zafar Electronics 1 - EEE 231 Fall Semester – 2012 COMSATS Institute of Information Technology Virtual campus Islamabad.
Chapter 13 Small-Signal Modeling and Linear Amplification
Transistor Modelling A model is a combination of circuit elements, properly chosen, that best approximates the actual behaviour of a semiconductor device.
BJT Amplifiers.
Recall Last Lecture Biasing of BJT Applications of BJT
Recall Last Lecture Biasing of BJT Three types of biasing
Common Base and Common Collector Amplifiers
Frequency response I As the frequency of the processed signals increases, the effects of parasitic capacitance in (BJT/MOS) transistors start to manifest.
Recall Last Lecture Biasing of BJT Three types of biasing
Recall Last Lecture Biasing of BJT Three types of biasing
Lecture 10 Bipolar Junction Transistor (BJT)
Lecture 13 High-Gain Differential Amplifier Design
SMALL SIGNAL ANALYSIS OF CB AMPLIFIER
SMALL SIGNAL ANALYSIS OF CE AMPLIFIER
Small Signal High Frequency Transistor Amplifier Models
Recall Lecture 13 Biasing of BJT Voltage Divider Biasing Circuit.
Lecture V Low Frequency Response of BJT Amplifiers
Small-Signal Modeling and Linear Amplification
Chapter 5: BJT AC Analysis
Lecture 21 REMINDERS OUTLINE Frequency Response Reading: Chapter 11
Lecture 10 ANNOUNCEMENTS OUTLINE BJT Amplifiers (cont’d)
Common-Base Amplifier
Lecture 13 High-Gain Differential Amplifier Design
Bipolar Junction Transistor
Week 9a OUTLINE MOSFET ID vs. VGS characteristic
Lecture #17 (cont’d from #16)
Lecture 11 ANNOUNCEMENTS OUTLINE Review of BJT Amplifiers
Lecture 24 ANNOUNCEMENTS OUTLINE
CHAPTER 60 SINGLE TRANSISTOR AMPLIFIERS
CHAPTER 59 TRANSISTOR EQUIVALENT CIRCUITS AND MODELS
Frequency response I As the frequency of the processed signals increases, the effects of parasitic capacitance in (BJT/MOS) transistors start to manifest.
Presentation transcript:

Lecture 13 ANNOUNCEMENTS OUTLINE Midterm #1 (Thursday 10/11, 3:30PM-5:00PM) location: 106 Stanley Hall: Students with last names starting with A-L 306 Soda Hall: Students with last names starting with M-Z EECS Dept. policy re: academic dishonesty will be strictly followed! HW#7 is posted online. OUTLINE Cascode Stage: final comments Frequency Response General considerations High-frequency BJT model Miller’s Theorem Frequency response of CE stage Reading: Chapter 11.1-11.3

Cascoding Cascode? Recall that the output impedance seen looking into the collector of a BJT can be boosted by as much as a factor of b, by using a BJT for emitter degeneration. If an extra BJT is used in the cascode configuration, the maximum output impedance remains bro1.

Cascode Amplifier Recall that voltage gain of a cascode amplifier is high, because Rout is high. If the input is applied to the base of Q2 rather than the base of Q1, however, the voltage gain is not as high. The resulting circuit is a CE amplifier with emitter degeneration, which has lower Gm.

Review: Sinusoidal Analysis Any voltage or current in a linear circuit with a sinusoidal source is a sinusoid of the same frequency (w). We only need to keep track of the amplitude and phase, when determining the response of a linear circuit to a sinusoidal source. Any time-varying signal can be expressed as a sum of sinusoids of various frequencies (and phases).  Applying the principle of superposition: The current or voltage response in a linear circuit due to a time-varying input signal can be calculated as the sum of the sinusoidal responses for each sinusoidal component of the input signal.

High Frequency “Roll-Off” in Av Typically, an amplifier is designed to work over a limited range of frequencies. At “high” frequencies, the gain of an amplifier decreases.

Av Roll-Off due to CL A capacitive load (CL) causes the gain to decrease at high frequencies. The impedance of CL decreases at high frequencies, so that it shunts some of the output current to ground.

Frequency Response of the CE Stage At low frequency, the capacitor is effectively an open circuit, and Av vs. w is flat. At high frequencies, the impedance of the capacitor decreases and hence the gain decreases. The “breakpoint” frequency is 1/(RCCL).

Amplifier Figure of Merit (FOM) The gain-bandwidth product is commonly used to benchmark amplifiers. We wish to maximize both the gain and the bandwidth. Power consumption is also an important attribute. We wish to minimize the power consumption. Operation at low T, low VCC, and with small CL  superior FOM

Bode Plot The transfer function of a circuit can be written in the general form Rules for generating a Bode magnitude vs. frequency plot: As w passes each zero frequency, the slope of |H(jw)| increases by 20dB/dec. As w passes each pole frequency, the slope of |H(jw)| decreases by 20dB/dec. A0 is the low-frequency gain wzj are “zero” frequencies wpj are “pole” frequencies

Bode Plot Example This circuit has only one pole at ωp1=1/(RCCL); the slope of |Av|decreases from 0 to -20dB/dec at ωp1. In general, if node j in the signal path has a small-signal resistance of Rj to ground and a capacitance Cj to ground, then it contributes a pole at frequency (RjCj)-1

Pole Identification Example

High-Frequency BJT Model The BJT inherently has junction capacitances which affect its performance at high frequencies. Collector junction: depletion capacitance, Cm Emitter junction: depletion capacitance, Cje, and also diffusion capacitance, Cb.

BJT High-Frequency Model (cont’d) In an integrated circuit, the BJTs are fabricated in the surface region of a Si wafer substrate; another junction exists between the collector and substrate, resulting in substrate junction capacitance, CCS. BJT cross-section BJT small-signal model

Example: BJT Capacitances The various junction capacitances within each BJT are explicitly shown in the circuit diagram on the right.

Transit Frequency, fT The “transit” or “cut-off” frequency, fT, is a measure of the intrinsic speed of a transistor, and is defined as the frequency where the current gain falls to 1. Conceptual set-up to measure fT

Dealing with a Floating Capacitance Recall that a pole is computed by finding the resistance and capacitance between a node and GROUND. It is not straightforward to compute the pole due to Cm1 in the circuit below, because neither of its terminals is grounded.

Miller’s Theorem If Av is the voltage gain from node 1 to 2, then a floating impedance ZF can be converted to two grounded impedances Z1 and Z2:

Miller Multiplication Applying Miller’s theorem, we can convert a floating capacitance between the input and output nodes of an amplifier into two grounded capacitances. The capacitance at the input node is larger than the original floating capacitance.

Application of Miller’s Theorem

Small-Signal Model for CE Stage

… Applying Miller’s Theorem Note that wp,out > wp,in

Direct Analysis of CE Stage Direct analysis yields slightly different pole locations and an extra zero:

Input Impedance of CE Stage