by Alexander Glavtchev

Slides:



Advertisements
Similar presentations
MICROWAVE FET Microwave FET : operates in the microwave frequencies
Advertisements

DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference ITRS FEP Challenges Continued scaling will require the introduction of new materials.
Intel’s Low Power Technology
Alain Espinosa Thin Gate Insulators Nanoscale Silicon Technology PresentersTopics Mike DuffyDouble-gate CMOS Eric DattoliStrained Silicon.
6.1 Transistor Operation 6.2 The Junction FET
Single Electron Devices Single-electron Transistors
Metal Oxide Semiconductor Field Effect Transistors
Derek Wright Monday, March 7th, 2005
High-K Dielectrics The Future of Silicon Transistors
School of Electrical and Electronic Engineering Queen’s University Belfast, N.Ireland Course Tutor Dr R E Hurley Northern Ireland Semiconductor Research.
Chapter 6 The Field Effect Transistor
Lecture 15 OUTLINE MOSFET structure & operation (qualitative)
Outline Introduction – “Is there a limit?”
Lecture #25a OUTLINE Interconnect modeling
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
EE 466: VLSI Design Lecture 03.
Lecture 2 Chapter 2 MOS Transistors. Voltage along the channel V(y) = the voltage at a distance y along the channel V(y) is constrained by the following.
MOS Capacitors MOS capacitors are the basic building blocks of CMOS transistors MOS capacitors distill the basic physics of MOS transistors MOS capacitors.
Norhayati Soin 06 KEEE 4426 WEEK 7/1 6/02/2006 CHAPTER 2 WEEK 7 CHAPTER 2 MOSFETS I-V CHARACTERISTICS CHAPTER 2.
Keeping Up with Moore’s Law Who the heck is this Moore guy anyway? Gordon E. Moore was the cofounder of Intel Corporation Gordon E. Moore was the cofounder.
Figure 9.1. Use of silicon oxide as a masking layer during diffusion of dopants.
© Digital Integrated Circuits 2nd Devices Device Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated Circuits: A.
Introduction to FinFet
EXAMPLE 6.1 OBJECTIVE Fp = 0.288 V
Limitations of Digital Computation William Trapanese Richard Wong.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – Lab 7 MOSFET Parameters.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – Lab 7 MOSFET Parameters.
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
NMOS PMOS. K-Map of NAND gate CMOS Realization of NAND gate.
Short Channel Effects in MOSFET
Junction Capacitances The n + regions forms a number of planar pn-junctions with the surrounding p-type substrate numbered 1-5 on the diagram. Planar junctions.
Field Effect Transistors
UNIT I MOS TRANSISTOR THEORY AND PROCESS TECHNOLOGY
Structure and Operation of MOS Transistor
VLSI System Design Lect. 2.2 CMOS Transistor Theory2 Engr. Anees ul Husnain ( Department of Electronics.
W E L C O M E. T R I G A T E T R A N S I S T O R.
HO #3: ELEN Review MOS TransistorsPage 1S. Saha Long Channel MOS Transistors The theory developed for MOS capacitor (HO #2) can be directly extended.
45nm Processors & Beyond A Presentation On By Ajaypal Singh Dhillon Kurukshetra university.
Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 KEEE 4426 VLSI WEEK 4 CHAPTER 1 MOS Capacitors (PART 3) CHAPTER MOS Capacitance.
Trends in IC technology and design J. Christiansen CERN - EP/MIC
EE210 Digital Electronics Class Lecture 6 May 08, 2008.
MOSFET Current Voltage Characteristics Consider the cross-sectional view of an n-channel MOSFET operating in linear mode (picture below) We assume the.
CHAPTER 6: MOSFET & RELATED DEVICES CHAPTER 6: MOSFET & RELATED DEVICES Part 2.
Introduction to semiconductor technology. Outline –6 Junctions Metal-semiconductor junctions –6 Field effect transistors JFET and MOS transistors Ideal.
Metal-oxide-semiconductor field-effect transistors (MOSFETs) allow high density and low power dissipation. To reduce system cost and increase portability,
The Fate of Silicon Technology: Silicon Transistors Maria Bucukovska Scott Crawford Everett Comfort.
Field Effect Transistor (FET)
CP 208 Digital Electronics Class Lecture 6 March 4, 2009.
Fatemeh (Samira) Soltani University of Victoria June 11 th
Damu, 2008EGE535 Fall 08, Lecture 21 EGE535 Low Power VLSI Design Lecture #2 MOSFET Basics.
MOS Transistor Theory The MOS transistor is a majority carrier device having the current in the conducting channel being controlled by the voltage applied.
UNIT II : BASIC ELECTRICAL PROPERTIES
Chapter 6 The Field Effect Transistor
MOS Field-Effect Transistors (MOSFETs)
Recall Last Lecture Common collector Voltage gain and Current gain
Revision CHAPTER 6.
Lecture 20 OUTLINE The MOSFET (cont’d) Qualitative theory
by Alexander Glavtchev
6.3.3 Short Channel Effects When the channel length is small (less than 1m), high field effect must be considered. For Si, a better approximation of field-dependent.
INTRODUCTION: MD. SHAFIQUL ISLAM ROLL: REGI:
Lecture 16 ANNOUNCEMENTS OUTLINE MOS capacitor (cont’d)
Lecture 19 OUTLINE The MOSFET: Structure and operation
MOS Capacitor Basics Metal SiO2
EMT 182 Analog Electronics I
Lecture 20 OUTLINE The MOSFET (cont’d) Qualitative theory
Reading (Rabaey et al.): Sections 3.5, 5.6
Beyond Si MOSFETs Part IV.
Strained Silicon Aaron Prager EE 666 April 21, 2005.
Solid State Electronics ECE-1109
Beyond Si MOSFETs Part 1.
Presentation transcript:

by Alexander Glavtchev High-K Dielectrics: Extending Current Semiconductor Manufacturing Techniques by Alexander Glavtchev

Introduction Since the 1960’s semiconductor industry has used poly-Silicon gate with a Silicon dioxide gate dielectric layer. Continuing miniaturization has thinned the SiO2 gate dielectric layer to ~5 atomic layers, or less than 2nm in thickness. Electron tunneling is a major concern at this level as it contributes to current leakage through the gate. Further scaling would increase the already-problematic gate current leakage (IG) and lead to power loss, increased power consumption, and generate excess heat. New materials with high dielectric constant, k, are needed to avoid abrupt and costly technological and manufacturing process changes, reduce leakage, and improve performance.

Introduction Introduction

Physics Research by Intel has shown that a thicker high-k dielectric gate increases overall capacitance while decreasing the leakage current by ~100X. Transistors are becoming horizontally smaller, therefore a vertically-thicker dielectric gate is not a problem.

Why is Capacitance Important? The drive current ID for a MOSFET can be approximated by the following equation: W is the transistor channel width L is the transistor channel length μ is carrier mobility (which can be treated as a constant in this approximation) C is the capacitance density associated with the gate dielectric VG is the applied gate voltage VD is the applied drain voltage VT is the threshold voltage

Why is Capacitance Important? It can be seen that ID increases almost linearly with VD until a maximum ID is reached when: and IDS is the saturated drain current, and it results when VG ≥ VT and a carrier channel has been established under the gate. Thus, it can be seen that decreasing the channel length or increasing the Capacitance will increase the drain current IDS and establish a channel beneath the gate (ON state).

Physics The capacitance of the gate can be modeled as a parallel-plate capacitor (ignoring quantum effects and depletion): where A is the Area of the capacitor and t is the thickness. Since the t is greater for the new dielectric gate material, it requires an even larger dielectric constant k to increase the overall capacitance – that’s where the new high-k dielectric materials come into play. These materials are Hafnium-based and will have k > 3.9, the dielectric constant of SiO2.

Why high-k dielectric? Experimental data shows that a higher k has a greater effect on total capacitance than a decreasing thickness. Furthermore, a thicker Hafnium-based dielectric gate with a metal gate increases resistance and reduces the unwanted gate leakage current.

Why high-k dielectric? In addition, Intel has shown that the gate delay between ION/IOFF is less when using a high-k/metal gate setup instead of the traditional poly-Silicon/SiO2 setup. This allows for faster signal transmission and a better ION/IOFF ratio, allowing for more accurate reading of the ones and zeros of binary data.

Challenges and Issues The poly-Si gate is not electromagnetically compatible with the new high-k dielectric. Phonon scattering and Fermi level pinning. New manufacturing methods for atomic level deposition needed. Short-term solution - additional advances in lithography and technology are needed to improve performance in the long run.

Metal Gate vs. SiO2 Phonon scattering is greater using a high-k/poly-Si dielectric than the traditional SiO2/poly-Si. This leads to decreased channel mobility. Use of a metal gate can help increase the surface mobility.

Metal Gate vs. SiO2

The Future High-k dielectrics are vital for next-generation low power-consumption, low leakage, high performance logic devices. Non-silicon high-mobility materials may require extensive use of high-k dielectrics (e.g. Ge, III-V quantum wells, carbon nanotubes). Formation and compatibility of high-k dielectrics better with non-silicon materials (non SiO2-based).

The Future Use of non-silicon Ge substrate with a high-k and a metal gate increases the total capacitance. High-k dielectrics are more compatible with non-Si materials. Intel has shown that formation of high-k dielectric on Ge is of greater quality than forming SiO2 on Ge.

Sources www.intel.com www.wikipedia.com www.computer.org High-k gate dielectrics: Current status and materials properties considerations. Journal of Applied Physics, Vol. 89, No. 10.