IBIS 6.2 Editorial Resolutions

Slides:



Advertisements
Similar presentations
11 *Other names and brands may be claimed as the property of others Purpose –The following slides summarize rules and issues for the new mixed-mode format.
Advertisements

Package and On-Die Interconnect Decisions Made and Proposed Solutions Walter Katz IBIS ATM December 3, 2013.
IBIS-ISS Package Status Walter Katz IBIS ATM December 17, 2014.
IBIS Interconnect Decision Time Walter Katz IBIS Interconnect 6/19/13.
IBIS Interconnect BIRD Draft 3 Walter Katz Signal Integrity Software, Inc. IBIS Summit, DesignCon Santa Clara, CA January 30, 2015.
OPERATIONAL AMPLIFIERS Why do we study them at this point??? 1. OpAmps are very useful electronic components 2. We have already the tools to analyze practical.
01/30/04 *Other brands and names are the property of their respective owners Page 1 Futures Subcommittee Proposed “New” Futures Subcommittee To create,
IBIS-AMI and Direction Indication February 17, 2015 Updated Feb. 20, 2015 Michael Mirmak.
11 The Presentation That Arpad Forgot Michael Mirmak Intel Corp. September 30, 2008.
© 2007 Cisco Systems, Inc. All rights reserved. 1 IBIS Quality Review A status review of the IBIS Quality specification Mike LaBonte, Cisco Systems.
Advanced Digital Circuits ECET 146 Week 4 Professor Iskandar Hack ET 221G,
Dynamic Presentation of Key Concepts Module 5 – Part 1 Fundamentals of Operational Amplifiers Filename: DPKC_Mod05_Part01.ppt.
03/05/04 *Other brands and names are the property of their respective owners Intel Confidential Page 1 Original Cookbook Objectives Triage to find keywords.
IBIS-AMI and Direction Indication February 17, 2015 Michael Mirmak.
11/09/04 *Other brands and names are the property of their respective owners Page 1 The IBIS Specification and IEEE DASC Michael.
16- Agenda S-Parameters and Linear Analysis 4 Transmission Lines and Field Solver 5 IBIS 6 DAY 2 Synopsys 60-I-032-BSG-005 © 2007 Synopsys, Inc. All Rights.
Introduction to Chapter 3  Now that we understand the concept of binary numbers, we will study ways of describing how systems using binary logic levels.
Package Modeling Status Walter Katz IBIS Open Forum December 6, 2013.
12/4/2002 The Ground Conundrum - Class 20 Assignment: Find and research papers on this subject, be prepared to defend research.
Updated Interconnect Proposal Bob Ross, Teraspeed Labs Draft Presented September 23, 2015 at the Interconnect Working Group Copyright.
Intel Confidential IBIS & ICM Interfacing: A New Proposal Michael Mirmak Signal Integrity Engineering Intel Corp. Chair,
IBIS & ICM Interfacing: Three Options Michael Mirmak Intel Corporation December 4, 2007.
A Tour of the IBIS Quality Specification DesignCon East IBIS Summit April 5, 2004 Robert Haller Signal Integrity Software, Inc. 6 Clock.
Chapter 5 Introduction to VHDL. 2 Hardware Description Language A computer language used to design circuits with text-based descriptions of the circuits.
User defined measurements and test loads in IBIS Arpad Muranyi Signal Integrity Engineering Intel Corporation IBIS Cookbook / Futures.
06/02/04 *Other brands and names are the property of their respective owners Page 1 New IBIS Cookbook 1.0 Introduction.
Fixing GND in IBIS Walter Katz SiSoft IBIS-Packaging May
10/07/04 *Other brands and names are the property of their respective owners Page 1 IBIS & ICM Interfacing Options Alternative.
Updated Interconnect Proposal Bob Ross, Teraspeed Labs EPEPS 2015 IBIS Summit San Jose, CA, October 28, 2015 Updated Interconnect.
Pin Mapping Key Concepts From IBIS 6.0… “The [Pin Mapping] keyword names the connections between POWER and/or GND pins and buffer and/or terminator voltage.
IBIS & ICM Interfacing: Simple Link Michael Mirmak September 21, 2005.
IBIS Status and Future Direction Michael Mirmak Intel Corp. Chair, EIA IBIS Open Forum マイケル マ一マク インテル コ一ポレ一 ション 会長,アイビス JEITA IBIS Conference March 24,
Interconnect Terminal Mapping Figures 30 Sep
Fixing [Pin Mapping] Walter Katz Signal Integrity Software, Inc. IBIS Summit, DesignCon Santa Clara, CA January 22, 2016.
References in IBIS Bob Ross, Teraspeed Labs IBIS ATM Meeting January 12, 2016 Copyright 2016 Teraspeed Labs 1.
Simulation [Model]s in IBIS Bob Ross, Teraspeed Labs Future Editorial Meeting April 22, 2016 Copyright 2016 Teraspeed Labs 1.
[Die Supply Pads] Walter Katz Signal Integrity Software, Inc. IBIS Interconnect January 6, 2016.
1 Introduction to Engineering Spring 2007 Lecture 18: Digital Tools 2.
IBIS Interconnect BIRD Draft 0 Walter Katz Signal Integrity Software, Inc. IBIS Summit, DesignCon January 27, 2015.
[Pulldown Reference] [GND Clamp Reference] Offset in [Pulldown] [Ground Clamp] Walter Katz IBIS GND Editorial March 4, 2016.
Lab 3 Slide 1 PYKC 19 May 2016 EA1.3 - Electronics Laboratory Experiment 3 Operational Amplifiers Peter Cheung Department of Electrical & Electronic Engineering.
IBIS 6.2 Editorial Resolutions
V7.0 Linked BIRDs Bob Ross IBIS Editorial Task Group April 7, 2017
Module 1 – Part 3 Circuit Elements
Data Acquisition ET 228 Chapter
SAR ADC Input Types TIPL 4003 TI Precision Labs – ADCs
The 8085 Microprocessor Architecture
Package Modeling Today
BIRD Terminology Issues Bob Ross
Walter Katz IBIS-ATM December 8, 2015
IBIS Interconnect Task Group December 15, 2015
Generating Circuit Equations
ECE 4110–5110 Digital System Design
Overview Part 1 – Gate Circuits and Boolean Equations
The 8085 Microprocessor Architecture
Mastering Autodesk Revit MEP 2016 CHAPTER 21: Creating Devices
C++ for Engineers and Scientists Second Edition
Figure 5. 1 An example of AND-OR logic
Structural style Modular design and hierarchy Part 1
IBIS Specification Roadmap
New Perspectives on XML
DUT vs DIA Device Under Test vs Device In Action
The 8085 Microprocessor Architecture
New IBIS Cookbook 1.0 Introduction 2.0 Pre-Modeling Steps
Pin Reference Concerns Bob Ross, Teraspeed Labs
Project: IEEE P Working Group for Wireless Personal Area Networks (WPANs) Submission Title: [UWB Comment Resolution of Sponsor Ballot]
Chapter5: Synchronous Sequential Logic – Part 3
Ground Recommendations Review of Recent Discussion
IBIS Interconnect Task Group August 23, 2017
Presentation transcript:

IBIS 6.2 Editorial Resolutions rev 2 15 Apr 2016 NOTE: IBIS page numbers refer to ver6_1.pdf 10/30/2019

BIRD Process Most edits can be contained in a single BIRD with the edited IBIS 6.2 as an attachment. We will need to maintain at least a general summary of changes made for the BIRD text and for the specification revision history. Some technical changes may require separately written BIRDs, particularly if the parser is affected. The editorial BIRD will incorporate these changes already. BIRDs will be submitted directly from this task group. 4/1/2016

New Definitions Port - ? Node - ? Terminal - ? Voltage - ? Power - ? Reference Terminal - ? Voltage - ? Power - ? Ground - ? Rail - ? 4/1/2016

GND Used Three Ways Which do we allow? Reserved [Pin] model_name Node name Bus label 4/1/2016

DUT vs DIA IBIS must describe a Device Under Test IBIS may describe the Device In Action Vinl/Vinh reference locations would be shown AMI describes DIA 10/30/2019

DUT vs DIA, page 4 Add text: IBIS files do not define buffer “models”.  Instead, keywords and subparameters in IBIS files describe device behaviors in terms of data sets, to be used in combination with model equations and assumptions defined within EDA simulation tools.  These data sets are generally assumed to have been collected under static conditions using a test fixture.  In other words, IBIS buffer data generally describes a “device under test” (DUT), where the actual modeling of the collected data is performed by the EDA simulator. 4/21/2016

Define Reserved Model Names, Page 9 POWER – The terminal for this pin is connected to a source external to the [Component], that is referenced to a GND pin? GND – The terminal for this pin is connected to a system reference node external to the [Component]? NC – This pin is not connected in the [Component]? NA – This pin has no model information currently available? CIRCUITCALL – A Signal_pin in a [Circuit Call] references this pin? Even better, move these to the [Pin] section 4/1/2016

Reference Node Clarification, Page 10 New line in GENERAL SYNTAX RULES AND GUIDELINES to clarify reference node: … 11. Currents are considered positive when their direction is into the component. NEW. All voltages are relative to the reference node of the real or simulated test fixture, except where otherwise stated. 12. All temperatures are represented in degrees Celsius. 13. Important supplemental information is contained in Section 9, “NOTES ON DATA DERIVATION METHOD”, concerning how data values are derived. 10/30/2019

[Pin Mapping], page 23 From Radek: What is the relationship between pulldown_ref, and/or the gnd_clamp_ref bus declaration under the [Pin Mapping] keyword and the signal I/O reference node? Do we need to extend the [Pin Mapping] definition to cover signal I/O reference declaration? 4/1/2016

C_comp, page 33 Clarify last sentence? Similar clarifications needed elsewhere. 4/1/2016

Vinl and Vinh, pages 33,36 Specify references for Vinl and Vinh? [Model] and [Model Spec] Vinl/Vinh not even defined, other than comments in an example Clarification on page 10 (previous slide) might suffice. Need better definition for ECL/PECL 10/30/2019

Figures 1-2, pages 33-34 Change ground symbol to ? Show Vref as a voltage source symbol with two terminals? Show buffer reference terminals? Correct “dangling” 10/30/2019

[Voltage Range], [* Reference], pages 49-51 Change Description to clarify that these are voltage values? Nodes and voltage values are mixed up. Add figure showing terminals and supplies? Especially show what reference node of each supply is connected to. 10/30/2019

I-V table reference connections, page 53 [Pullup] source is referenced to a POWER pin? [Pulldown] source is referenced to a GND pin? For ECL [Pulldown] source is referenced to a GND or POWER pin? [POWER Clamp] source referenced to? [GND Clamp] source referenced to? With [Pin Mapping] it may not be pins? 10/30/2019

Figures 7-10, pages 57-59 Change Vcc to POWER? Show them as terminals? Show external sources in circuits? [Pullup Reference]? 10/30/2019

Figure 11, page 62 Change ground symbol to ? Show reference terminals connected through POWER and GND pins to external sources at [POWER Clamp Ref] and [GND Clamp Ref]. Show other types? 10/30/2019

Figure 15, page 72 Dangling? Only to show relationship of DUT & Fixture? 10/30/2019

Figure 16, page 72 Change ground symbol to ? Show all reference terminals connected through POWER and GND pins to external sources? Clarify “absolute GND” Clarify C_comp? Clarify last sentence? Separate diagram for ECL? [Voltage Range]? 10/30/2019

Figure 17, Page 73 Show all reference terminals connected through POWER and GND pins to external sources? Show Sig terminal connected to test fixture load? Is this DUT or DIA? L_VDDQ & R_VDDQ are on-die 10/30/2019

Table 12, pages 93-94 Clarify A_extref and A_gnd 10/30/2019

Figure 29, page 132 Is note 1 sufficient? Confusing use of GND as a signal name here. [Pin Mapping] can be used with [External Model] but not [External Circuit]? 10/30/2019