1 JParc-K DAQ System Mircea Bogdan December 9-10, 2006.

Slides:



Advertisements
Similar presentations
$100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200.
Advertisements

$100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300.
$100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500.
Who Wants To Be A Millionaire?
Welcome to Who Wants to be a Millionaire
Created by Terri Street; inspired by the work of Jennifer Wagner; revisions courtesy of Stephanie Novack. © 2000, 2009 Background images courtesy of abc.com.
Technical Seminar Tour 2007 LATTICE‘S PROGRAMMABLE LOWCOST SOLUTIONS
Name: Date: Read temperatures on a thermometer Independent / Some adult support / A lot of adult support
$100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300.
Multiplying Powers Dividing Powers Zero ExponentsNegative.
Trigger & DAQ Ole Hansen SBS Collaboration Meeting 19 March 2010.
Who wants to be a Millionaire?
Welcome to Who Wants to be a Millionaire
0 - 0.
$100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300.
XFEL 2D Pixel Clock and Control System Train Builder Meeting, DESY 18 February 2010 Martin Postranecky, Matt Warren, Matthew Wing.
XFEL 2D Pixel Clock and Control System Train Builder Meeting, DESY 22 October 2009 Martin Postranecky, Matt Warren, Matthew Wing.
XFEL 2D Pixel Clock and Control System Train Builder Meeting, MANNHEIM 02 July 2009 Martin Postranecky, Matt Warren, Matthew Wing.
Editing Instructions Simply add a question and 4 possible answers by overtyping the white text. The green box on the next slide shows which answer should.
Who Wants To Be A Millionaire?
£1 Million £500,000 £250,000 £125,000 £64,000 £32,000 £16,000 £8,000 £4,000 £2,000 £1,000 £500 £300 £200 £100 Welcome.
£1 Million £500,000 £250,000 £125,000 £64,000 £32,000 £16,000 £8,000 £4,000 £2,000 £1,000 £500 £300 £200 £100 Welcome.
Welcome to Who Wants to be a Millionaire
£1 Million £500,000 £250,000 £125,000 £64,000 £32,000 £16,000 £8,000 £4,000 £2,000 £1,000 £500 £300 £200 £100 Welcome.
Welcome to Who Wants to be a Millionaire
Welcome to Who Wants to be a Millionaire
$100 $200 $300 $400 $100 $200 $300 $400 $100 $200 $300 $400 $100 $200 $300 $400 $100 $200 $300 $400.
Chapter 8 Interfacing Processors and Peripherals.
HINS BPM Overview N. Eddy For Instrumentation Dept.
Created by Susan Neal $100 Fractions Addition Fractions Subtraction Fractions Multiplication Fractions Division General $200 $300 $400 $500 $100 $200.
$100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300 $400 $500 $100 $200 $300.
$1 Million $500,000 $250,000 $125,000 $64,000 $32,000 $16,000 $8,000 $4,000 $2,000 $1,000 $500 $300 $200 $100 Welcome.
Who Wants to Be a Millionaire? Instructions You will need to add the questions and answers to each Slide You will then need to link each response to.
Addition 1’s to 20.
25 seconds left…...
Equal or Not. Equal or Not
Slippery Slope
Test B, 100 Subtraction Facts
Fractions Simplify: 36/48 = 36/48 = ¾ 125/225 = 125/225 = 25/45 = 5/9
$1 Million $500,000 $250,000 $125,000 $64,000 $32,000 $16,000 $8,000 $4,000 $2,000 $1,000 $500 $300 $200 $100 Welcome.
Partial Products. Category 1 1 x 3-digit problems.
The ESA MUSIC Project Design of DSP HW and Analog TX/RX ends Advanced Mobile Satellite Systems & Technologies presentation days ESA/ESTEC – November.
$1 Million $500,000 $250,000 $125,000 $64,000 $32,000 $16,000 $8,000 $4,000 $2,000 $1,000 $500 $300 $200 $100 Welcome.
$1 Million $500,000 $250,000 $125,000 $64,000 $32,000 $16,000 $8,000 $4,000 $2,000 $1,000 $500 $300 $200 $100 Welcome.
MICE Fiber Tracker Electronics AFEII for MICE (Front end readout board) Recall: AFEs mount on ether side of the VLPC cass, with fibers going to the VLPCs.
Introduction We propose a design of Level-1 trigger and readout chain for the upcoming J-Parc experiment that supports trigger rates in excess of 100 KHz.
MB, 9/8/041 Introduction to TDC-II and Address Map Mircea Bogdan (UC)
Mircea Bogdan, 5/21/041 Chicago TDC Design and Implementation Mircea Bogdan (UC)
SBS meeting VETROC application for Cerenkov triggering Alexandre Camsonne March 18 th 2015.
Mircea Bogdan, NSS2005 Oct , 2005 – Windham El Conquistador Resort, Puerto Rico1 Simultaneous Sampling ADC Data Acquisition System for the QUIET.
SBS meeting VETROC application for Cerenkov triggering Alexandre Camsonne March 18 th 2015.
HBD FEM Overall block diagram Individual building blocks Outlook ¼ detector build.
Mircea Bogdan, NSS2007 Oct. 27-Nov.3, 2007 – Honolulu, Hawaii1 Custom 14-Bit, 125MHz ADC/Data Processing Module for the KL Experiment at J-Parc M. Bogdan,
1 FADC Boards for JPARC-K Preliminary Proposal Mircea Bogdan November 16, 2006.
DAQ/Trigger System proposal for the Angra Neutrino Detector Herman Lima Jr (18 May 2006) Centro Brasileiro de Pesquisas Físicas.
SoLiD/PVDIS DAQ Alexandre Camsonne. DAQ limitations Electronics Data transfer.
Mircea Bogdan Chicago, Oct. 09, BIT, 500 MHz ADC Module for the KOTO Experiment The University of Chicago.
Super BigBite DAQ & Trigger Jens-Ole Hansen Hall A Collaboration Meeting 16 December 2009.
SVD FADC Status Markus Friedl (HEPHY Vienna) Wetzlar SVD-PXD Meeting, 5 February 2013.
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
14-BIT Custom ADC Board Rev. B
TDC Testing Status Edge Detector test for up to 7 hits per channel:
Iwaki System Readout Board User’s Guide
New 500 MSa/s 12 bit FADC in VME Sangyeol Kim Notice Co., Ltd.
A New Clock Distribution/Topology Processor Module for KOTO (CDT)
The University of Chicago
14-BIT Custom ADC Board JParc-K Collaboration Meeting
14BIT 125MHz ADC Board for JPARC-K Status Report Mircea Bogdan August 9, 2007 The University of Chicago.
Example of DAQ Trigger issues for the SoLID experiment
JParc-K DAQ System Mircea Bogdan December 9-10, 2006.
Presentation transcript:

1 JParc-K DAQ System Mircea Bogdan December 9-10, 2006

2 DAQ System - Block Diagram CsI DAQ up to 2,816 Ch 14Bit/125 MHz : 11 Crates x 16 ADC Bds x16 Ch/Bd Veto DAQ up to 512 Ch 14Bit/125 MHz : 2 Crates x 16 ADC Bds x16 Ch/Bd BHPV DAQ up to 100 Ch 12Bit/500 MHz : 1- 4 Crates x 7 FADC Bds x4 Ch/Bd Custom Boards: - ADC-125MHz, - FADC-500MHz, - Traffic Control, - System Trigger.

3 DAQ System – Crate Block Diagram Same Crate Configuration for all 3 DAQ Systems ; All Crates: 6U VME 32/64 CBLT; CsI and Veto DAQ – same boards, different firmware; Beam Hole Phase Veto (BHPV) DAQ – different ADC Boards, different firmware.

4 12-Bit, 500MHz FADC Board – Block Diagram Each FADC channel: one ATMEL - AT84AS001 chip: 12 bits/500MHz; One STRATIX II FPGA can service up to 4 ADC channels : –After SERDES, data moved with 125MHz; –Trigger rate: 10kHz, 64 samples/trigger (128ns); –Input Pipeline: us max depth (12, ,200 samples); –Two VME readout buffers - max 128 triggers each (10 ms); –Read Out Pulse in sync with VME, generate trigger time stamp; –FPGA device migration possible to increase/decrease max pipeline size;

5 14-Bit, 125MHz ADC Board – Block Diagram Each ADC channel - one AD9445 chip: 14 bits/125MHz; One STRATIX II FPGA can service 16 ADC channels: –Logic design and memory - similar to 500MHz FADC without SERDES; –Trigger rate: 10kHz, 32 samples/trigger (256ns); –Input Pipeline: us max depth (3,200 – 12,800 samples); –Two VME readout buffers - max 128 triggers, (10 ms); –Read Out Pulse in sync with VME, generate trigger time stamp; –FPGA device migration possible to increase/decrease max pipeline size;

6 Readout Throughput 14Bit/125MHz ADC DAQ: 2,816 channels = 11 crates: 16 ADC Boards/Crate x 16 ADC Channels/Board = 256 Channels/Crate. 10 KHz trigger rate, 10% channel hit occupancy, 32 samples/trigger: –One channel: 10KHz x 10% x 2Bytes x 32samples = 64 KBPS; –16-channel board: 1 MBPS/board –Crate with 16 boards: 16 MBPS - can be sustained via VME64 backplane; 12Bit/500MHz FADC DAQ: channels = 1-4 crates: 6.25 FADC Boards/Crate x 4 ADC Channels/Board = 25 Channels/Crate. 10 KHz trigger rate, 100% channel hit occupancy, 64 samples/trigger: –One channel: 10KHz x 12bits x 64samples = 0.96 MBPS; –4-channel board: 3.84 MBPS/board; –Crate with 25 channels: 24 MBPS - can be sustained via VME64 backplane;

7 Preliminary FPGA Design Tests High level of reuse between the two designs; many logic blocks are the same; FPGA requirements: About the same for: 4-ch,500MHz and 16-ch,125MHz boards ; May be larger on the 4-ch,500MHz board because of higher readout throughput per board; Preliminary FPGA design tests on both boards with Altera EP2S60F1020C5 ($600): 25us depth pipeline, two 32KBytes readout buffers (256Bits, 1024 words); FPGA device migration possible on the same PCB: With Altera EP2S90F1020C5 ($1,600): ~ 1.8 x memory; With Altera EP2S130F1020C5 ($2,800):~ 2.7 x memory;

8 Board Manufacturing Cost Estimate 176 pieces ADC-125 Board, 16-ch,125MHz, 6U VME, with EP2S60F1020C5($600): –$1,600(parts) + $300(pcb) + $500(assy) = $2,400/board = $150/channel; 7-25 pieces ADC-500 Board, 4-ch,500MHz, 6U VME, with EP2S130F1020C5($2,800): –$3,800(parts) + $300(pcb) + $500(assy) = $4,600/board = $1,150/channel; –(with EP2S60F1020C5, the price drops to $2,400/board = $600/channel); pieces Crate Traffic Controller (CTC) Board: –$1,600(parts) + $300(pcb) + $500(assy) = $2,400/board; 1-2 pieces System Trigger Module Board: –$4,000(parts) + $3,000(pcb) + $3,000(assy) = $10,000 for 2 boards; 1 Piece 6U VME-VIPA Crate with Power Supplies and Crate CPU: –$12,500.

9 JParc-K DAQ System Cost Estimate (Full Cost: Engineering + Prototyping + Manufacturing) CsI System with 3,000 channels, Crates, CPUs, ADC-125 boards: –Total cost: $860,000 i.e. $285/channel; Veto DAQ with 512 channels, Crates, CPUs, ADC-125 boards: –Same ADC boards with different firmware; –Total cost: $115,000 i.e. $230/channel; Beam Hole Phase Veto (BHPV) DAQ: – with 50 channels, Crates, CPUs, ADC-500 boards: With EP2S60F1020C5:$230,000 i.e. $4,600/channel; With EP2S130F1020C5:$260,000 i.e. $5,200/channel; –with 100 channels, Crates, CPUs, ADC-500 boards: With EP2S60F1020C5:$290,000 i.e. $2,900/channel; With EP2S130F1020C5:$360,000 i.e. $3,600/channel; 15 pieces Crate Traffic Controller (CTC) Board: –Total Cost: $143,000; 2-3 pieces System Trigger Module (STM) Board: –Total cost: $105,000; Total DAQ System Cost: ~ $1,500,000.

10 Design Examples Examples of DAQ Boards designed by UC Electronics Development Group 32 Ch, 18Bit/800kHz ADC Board 96 Ch, 1.2ns TDC Board 6 Ch, 8Bit/500MHz FADC Board