Towards a L1 Pixel track trigger for CMS: preliminary thoughts & foreseen strategy Aurore Savoy-Navarro, Paris-Diderot/CNRS &INFN-Pisa.

Slides:



Advertisements
Similar presentations
DEVELOPMENT OF ONLINE EVENT SELECTION IN CBM DEVELOPMENT OF ONLINE EVENT SELECTION IN CBM I. Kisel (for CBM Collaboration) I. Kisel (for CBM Collaboration)
Advertisements

Track Trigger Designs for Phase II Ulrich Heintz (Brown University) for U.H., M. Narain (Brown U) M. Johnson, R. Lipton (Fermilab) E. Hazen, S.X. Wu, (Boston.
Autonomic Systems Justin Moles, Winter 2006 Enabling autonomic behavior in systems software with hot swapping Paper by: J. Appavoo, et al. Presentation.
Development of a track trigger based on parallel architectures Felice Pantaleo PH-CMG-CO (University of Hamburg) Felice Pantaleo PH-CMG-CO (University.
B triggering Fabrizio Palla INFN Pisa Consorzio CMS Italia Firenze 7 Sept
Upgrading the CMS simulation and reconstruction David J Lange LLNL April CHEP 2015D. Lange.
ALICE HLT High Speed Tracking and Vertexing Real-Time 2010 Conference Lisboa, May 25, 2010 Sergey Gorbunov 1,2 1 Frankfurt Institute for Advanced Studies,
A Performance and Energy Comparison of FPGAs, GPUs, and Multicores for Sliding-Window Applications From J. Fowers, G. Brown, P. Cooke, and G. Stitt, University.
Using the Trigger Test Stand at CDF for Benchmarking CPU (and eventually GPU) Performance Wesley Ketchum (University of Chicago)
Lucia Silvestris, INFN Bari and CERN/CMC Status Report on CPT Project 23 March 2001, CERN Meeting del Consorzio INFN Status Reports on CPT Project, on.
Trigger and online software Simon George & Reiner Hauser T/DAQ Phase 1 IDR.
C. Foudas, Imperial CMS Upgrades Workshop FNAL – Trigger Introduction Status of the CMS Trigger Upgrade Activities: –uTCA and Optical Link upgrades.
February 19th 2009AlbaNova Instrumentation Seminar1 Christian Bohm Instrumentation Physics, SU Upgrading the ATLAS detector Overview Motivation The current.
The SLHC and the Challenges of the CMS Upgrade William Ferguson First year seminar March 2 nd
Helmholtz International Center for CBM – Online Reconstruction and Event Selection Open Charm Event Selection – Driving Force for FEE and DAQ Open charm:
L1 Pixel Trigger: Is 20 us Latency Achievable? David Christian Fermilab April 29, 2015.
Programming Concepts in GPU Computing Dušan Gajić, University of Niš Programming Concepts in GPU Computing Dušan B. Gajić CIITLab, Dept. of Computer Science.
Use of GPUs in ALICE (and elsewhere) Thorsten Kollegger TDOC-PG | CERN |
ALICE Upgrade for Run3: Computing HL-LHC Trigger, Online and Offline Computing Working Group Topical Workshop Sep 5 th 2014.
FF-LYNX (*): Fast and Flexible protocols and interfaces for data transmission and distribution of clock, trigger and control signals (*) project funded.
The CDF Online Silicon Vertex Tracker I. Fiori INFN & University of Padova 7th International Conference on Advanced Technologies and Particle Physics Villa.
NA62 Trigger Algorithm Trigger and DAQ meeting, 8th September 2011 Cristiano Santoni Mauro Piccini (INFN – Sezione di Perugia) NA62 collaboration meeting,
Some Thoughts about Hits, Geometry etc Rob Kutschke, Hans Wenzel Fermilab March 13, 2007.
Beam Tests of 3D Vertically Interconnected Prototypes Matthew Jones (Purdue University) Grzegorz Deptuch, Scott Holm, Ryan Rivera, Lorenzo Uplegger (FNAL)
AMB HW LOW LEVEL SIMULATION VS HW OUTPUT G. Volpi, INFN Pisa.
PHASE-1B ACTIVITIES L. Demaria – INFN Torino. Introduction  The inner layer of the Phase 1 Pixel detector is exposed to very high level of irradiation.
G. Volpi - INFN Frascati ANIMMA Search for rare SM or predicted BSM processes push the colliders intensity to new frontiers Rare processes are overwhelmed.
CLICdp achievements in 2014 and goals for 2015 Lucie Linssen, CERN on behalf of the CLICdp collaboration CLIC workshop, January 30 th
Program Optimizations and Recent Trends in Heterogeneous Parallel Computing Dušan Gajić, University of Niš Program Optimizations and Recent Trends in Heterogeneous.
Overview of a Plan for Simulating a Tracking Trigger (Fermilab) Overview of a Plan for Simulating a Tracking Trigger Harry Cheung (Fermilab)
ATLAS Trigger Development
Peter Sharp CERN CMS Tracker Summary of the Tracking Trigger Working Group Peter Sharp 21 November 2008.
CMS pixel telescope at MTEST 1 A. Kumar, S. Kwan, A. Prosser, R. Rivera, M. Turqueti, L. Uplegger.
Test of Single Crystal Diamond Pixel Detector at Fermilab MTEST Simon Kwan Fermilab April 28, 2010.
Richard E. Hughes 21 September 2003; p.1 IEEE/NSS 2003 Portland, OR eXtremely Fast Tracker; The Sequel Richard Hughes, Kevin Lannon Ben Kilminster, Brian.
Upgrade Software University and INFN Catania Upgrade Software Alessia Tricomi University and INFN Catania CMS Trigger Workshop CERN, 23 July 2009.
Software Tools for Layout Optimization (Fermilab) Software Tools for Layout Optimization Harry Cheung (Fermilab) For the Tracker Upgrade Simulations Working.
News and Miscellaneous UPO Jan Didier Contardo, Jeff Spalding 1 UPO Jan Workshop on Upgrade simulations in 2013 (Jan. 17/18) -ESP in.
New Trigger Strategies Discussion Perimeter Institute HL-LHC Workshop June 8, 2015 Eva Halkiadakis, Matt Strassler, Gordon Watts.
The SLHC CMS L1 Pixel Trigger & Detector Layout Wu, Jinyuan Fermilab April 2006.
1 Tracker Software Status M. Ellis MICE Collaboration Meeting 27 th June 2005.
Some GPU activities at the CMS experiment Felice Pantaleo EP-CMG-CO EP-CMG-CO 1.
LHCbComputing Computing for the LHCb Upgrade. 2 LHCb Upgrade: goal and timescale m LHCb upgrade will be operational after LS2 (~2020) m Increase significantly.
1 Towards Phase 2 TP releases 2013 Didier Contardo, Jeff Spalding Status of current simulations studies and ongoing issues Needs for TP preparation.
DT UPGRADE STRATEGY M.Dallavalle for the DT Collaboration 6/26/12 Muon IB1.
F Fermilab Vertex Effort From a Fermilab Detector R&D Perspective Marcel Demarteau For the Fermilab ILC Detector & Physics R&D Group ALCPG Vertex Detector.
16 September 2014 Ian Bird; SPC1. General ALICE and LHCb detector upgrades during LS2  Plans for changing computing strategies more advanced CMS and.
Current activities and short term plans 24/04/2015 P. Hristov.
FTK high level simulation & the physics case The FTK simulation problem G. Volpi Laboratori Nazionali Frascati, CERN Associate FP07 MC Fellow.
CMOS Pixels Sensor Simulation Preliminary Results and Plans M. Battaglia UC Berkeley and LBNL Thanks to A. Raspereza, D. Contarato, F. Gaede, A. Besson,
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
Ideas and Plans towards CMS Software and Computing for Phase 2 Maria Girone, David Lange for the CMS Offline and Computing group April
GUIDO VOLPI – UNIVERSITY DI PISA FTK-IAPP Mid-Term Review 07/10/ Brussels.
Giovanna Lehmann Miotto CERN EP/DT-DI On behalf of the DAQ team
Workshop Concluding Remarks
TDAQ Phase-II kick-off CERN background information
HEP Track Finding with the Micron Automata Processor and Comparison with an FPGA-based Solution Michael Wang, Gustavo Canelo, Christopher Green, Ted Liu,
2018/6/15 The Fast Tracker Real Time Processor and Its Impact on the Muon Isolation, Tau & b-Jet Online Selections at ATLAS Francesco Crescioli1 1University.
for the Offline and Computing groups
Commissioning of the ALICE HLT, TPC and PHOS systems
ATLAS L1Calo Phase2 Upgrade
TK Upgrade report.
ALICE Computing Upgrade Predrag Buncic
SVT detector electronics
Commissioning of the ALICE-PHOS trigger
Low Level HLT Reconstruction Software for the CMS SST
Utility-Function based Resource Allocation for Adaptable Applications in Dynamic, Distributed Real-Time Systems Presenter: David Fleeman {
for the trigger subsystem working group:
The LHCb Front-end Electronics System Status and Future Development
XFT2B: Plans and Tasks XFT Workshop FNAL 19 December 2003; p.1.
Presentation transcript:

Towards a L1 Pixel track trigger for CMS: preliminary thoughts & foreseen strategy Aurore Savoy-Navarro, Paris-Diderot/CNRS &INFN-Pisa

Introductory remarks Since now 3 years some of us (starting with S. Kwan & ASN at LPC/FNAL and discussions in particular with I Shipsey, J. Butler, W. Smith) are revisiting the possibility /interest to introduce a L1 track trigger based on the pixel information. This was first foreseen and studied in CMS by the PSI team and especially R. Horisberger and collaborators; it was followed by several simulation studies performed until The idea is indeed not new because this was well developed at the Tevatron at FNAL by both CDF (L2-SVT in conjunction with L1-XFT) and more challenging even in BTeV. In these brief preliminary presentation we intend to present our views on how to develop such a L1 pixel TT focusing here on the hardware part and the impacts on the design of the new ROC for phase 2. Pixel Electronics Towards L1PixelTT-ASN2

Hypotheses of work Develop this triggering system in a continuous upgrade and non-disruptive way from now on until Phase 2 Following the evolution and continuous upgrade of the Pixel detector from now, through Phase 1 and up to Phase 2; Indeed the pixel detector will be ugraded following the same basic design (more layers & new pixel sensors) plus new FEE/readout electronics, in 2 main steps (see next slide) while the outer Si tracker will stay as it is till Phase 2, where it will be replaced by a new detector based on a new design fitting with its new L1 key-role. Pixel Electronics Towards L1PixelTT-ASN3

An important question that motivates all this past and ongoing activities is Can CMS survive until Phase 2, without a L1 track trigger i.e. until the new outer tracker is installed (around 2024)? Some people believe this is possible thanks to improving the performances of HLT Some others believe it is worth to see what could be done before Phase 2, using the pixel tracker. Another fraction of people are exploring in any case the benefits to also include in the L1 TT for Phase 2, the Phase2 Pixel detector. This talk reflects the opinion underlined here above in red. Pixel Electronics Towards L1PixelTT-ASN4

TIMETABLE: Proposed strategy following the LHC and CMS detector upgrades Pixel Electronics Towards L1PixelTT-ASN5

Key elements in this R&D activity 1) Study of the Pixel detector characteristics – asset of the pixel device: its continuous upgrade allows experiencing in a quite realistic way the evolution of these performances comparing all-along real data and MC simulations 2) Feasibility studies with the development of a L1-like TT algorithm (not full reconstruction or HLT-like) 3) To be installed on a Lab benchmarking platform for optimization and better estimate of trigger performances (efficiency, rejection power and latency) 4) Preparation of a sectorial demonstrator that will address all the integration issues especially from the point of view of the FEE and readout electronics and could at a certain stage be installed and run in-situ without disturbing the data taking. Pixel Electronics Towards L1PixelTT-ASN6

Present status on Point 1) & 2) Ongoing studies reported at TTI, DPG-Pixel (Danek Kotinski) meetings have been achieved with the present Pixel device and data/MC simu comparison Are pursued with simulation studies and Phase 1 and will use the data taken in the first coming run period to understand the impact on pixel performances of the new LHC conditions MAIN outcomes: our studies are based on - a gradually increasing Luminosity to reflect the real case (35,70, 140) - Our algorithms are based on Pixel CLUSTER and not Pixel HIT Pixel Electronics Towards L1PixelTT-ASN7

Present status on Point 1) & 2) con’td We explore 2 approaches for the L1 Pixel TT algorithms: - Push or standalone (Chang-Seong’s simu talk yesterday) - Pull: the Pixel track trigger segment is driven by the calorimeters (e or tau trigger) &/or the outer tracker (especially for b-triggering) (see several presentations on PiXTRK trigger at TTI, TPSWG) Pixel Electronics Towards L1PixelTT-ASN8

Pt 3) Going to Lab benchmarking platforms Pixel Electronics Towards L1PixelTT-ASN9 Event display developed on the Lab benchmarking platform at FNAL when implementing the PiXtrK algorithm here tested with Zee events Event display developed on the Lab benchmarking platform at FNAL when implementing the PiXtrK algorithm here tested with Zee events

Getting to Pt 4: Benchmarking platforms Pixel Electronics Collaborative efforts started with Industry/Engineers on: 1)MPC new PU’s technologies for developing ultrafast real time & highly performing algorithms 2)Modelling/optimizing the architecture of large systems These platforms serve as demo-&-learning frameworks with various Processing Units (PU) in order to:  Develop a realistic real-time L1 algorithm (data formatting/handling, pattern recognition & track fitting)  Compare PU’s scenarios (FPGA, GPGPU, INTEL Xeon Phi, AM)  Get realistic estimate of the needed latency & integration issues in the overall trigger system,  Implementing the L1 algorithms we are developing. Towards L1PixelTT-ASN

Lab Demonstrator - Benchmark Platform Pixel Electronics Simulation will run on a heterogeneous platform: Host system + coprocessors: GPGPU’s / Xeon Phi’s/FPGA’s – Option 1: all FPGA processing – Option 2: FPGA+soft GPGPU cores (GPGPU implemented on FPGA) – Option 3: FPGA + GPGPU and/or Xeon Phi (Nvidia / Intel cards) Towards L1PixelTT-ASN Courtesy R. Iope)

Lab Demonstrator - Benchmark Platform Option 1: parallel processes that analyze ROC data fully implemented on FPGA logic (not sure if it will work) Option 2: feasibility studies based on FlexGrip (FLEXible GRaphIcs Processor for general-purpose computing) – a fully CUDA binary-compatible integer GPGPU optimized for FPGA implementation Option 3: full support from Intel Xeon Phi experts (Intel Software & Services Group) under negotiation Technical support from Intel engineers for the implementation of the benchmark platform’s host system also under negotiation – new technologies: 100G network cards, photonics interconnection, storage based on SATA-Express & ultra-fast SSDs, etc Pixel Electronics Towards L1PixelTT-ASN

Data formatting Translate bits data from FEE (ROC) into geometrical data for P.R. & track reconstruction at FED output. Use current pixel device as “training camp” Pixel Electronics Implies full understanding of the FEE readout chain: WORK DONE FOR current FED 2 DATA (next slide) Towards L1PixelTT-ASN

Lab Demonstrator for one vertical sector Pixel Electronics FPGA FED input data FPGA Option 1: All FPGA Processing Data formatting P.R. + L1 PiXTRK FPGA Data formatting FED input data New PU Option 2&3: FPGA+GPU or INTEL Xeon Phi New PU P.R. + L1 PiXTRK New PU Based on the use ATCA platform Compare performances for L1 algorithm a-la-PiXTRK (as an example) with all FPGA/VHDL, FPGA+GPU, FPGA+Xeon Phi. Use current FED2 data as formatted (previous slide) in LUT format in FPGA to start with. Towards L1PixelTT-ASN

Outcomes on the design of the FEE Chip for Phase 2 This complete framework apart from possibly providing an earlier pre-HLT or L1.5 track trigger based on the pixel tracker will provide in addition: Instrumental inputs for the design of the new Phase 2 ROC chip (digitization, sparsification & clustering), its associated readout system (FED and associated advanced Processing units) and its integration in the overall DAQ and trigger system of CMS for Phase 2. Apart from showing the interest of including this tracking device in the overall L1 TT scheme. All based on a real life experience with current device and its upgrade evolution Our aim is to set-up a task force in this direction and already several teams are interested or have joined. Pixel Electronics Towards L1PixelTT-ASN15