GlueX Collaboration Meeting June 3-5, 2013 12GeV Trigger Electronics R. Chris Cuevas 1.Hardware Status  Production Updates 2.DAq and Trigger Testing 

Slides:



Advertisements
Similar presentations
A 250 MHz Level 1 Trigger and Distribution System for the GlueX Experiment David Abbott, C. Cuevas, E. Jastrzembski, F. Barbosa, B. Raydo, H. Dong, J.
Advertisements

Level-1 Trigger Commissioning H.Dong, A.Somov Jefferson Lab Trigger Workshop, Jul 8, 2010.
GlueX Collaboration Meeting October 2-4, 2014 Trigger System Update R. Chris Cuevas Trigger Hardware/Firmware Status  Hardware Status  Performance Test.
Integrated Tests of a High Speed VXS Switch Card and 250 MSPS Flash ADC Hai Dong, Chris Cuevas, Doug Curry, Ed Jastrzembski, Fernando Barbosa, Jeff Wilson,
CHL -2 Level 1 Trigger System Fully Pipelined Custom ElectronicsDigitization Drift Chamber Pre-amp The GlueX experiment will utilize fully pipelined front.
GlueX Collaboration Meeting May 12-14, GeV Trigger Electronics R. Chris Cuevas Trigger Hardware/Firmware Status  Global Trigger  Installation.
1.Status update from May 2011  FADC250 and Trigger modules  Two crate testing success 2.Schedule  How about those requirements?  What’s happened since.
GlueX Collaboration Oct '06 C. Cuevas 1 Topics: Projects and Progress 250Msps Flash ADC Energy Sum Module The Bigger Picture DAQ/Electronics Work Plans.
 Brief status update of DAQ/Trigger production hardware  Firmware development for HPS application  CLAS12 CTP ‘upgrade’ notes  Summary Status of the.
DAQ Status & Plans GlueX Collaboration Meeting – Feb 21-23, 2013 Jefferson Lab Bryan Moffit/David Abbott.
TID and TS J. William Gu Data Acquisition 1.Trigger distribution scheme 2.TID development 3.TID in test setup 4.TS development.
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
Prototype of the Global Trigger Processor GlueX Collaboration 22 May 2012 Scott Kaneta Fast Electronics Group.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
GlueX Collaboration Meeting February , GeV Trigger Electronics R. Chris Cuevas Hardware Status ( A top down view,, )  Global Trigger Processing.
Hall A DAQ status and upgrade plans Alexandre Camsonne Hall A Jefferson Laboratory Hall A collaboration meeting June 10 th 2011.
GBT Interface Card for a Linux Computer Carson Teale 1.
GlueX Collaboration Meeting February , GeV Trigger Electronics R. Chris Cuevas 1.Hardware Design Status Updates  Production News  Status.
SBS meeting VETROC application for Cerenkov triggering Alexandre Camsonne March 18 th 2015.
PHENIX upgrade DAQ Status/ HBD FEM experience (so far) The thoughts on the PHENIX DAQ upgrade –Slow download HBD test experience so far –GTM –FEM readout.
SBS meeting VETROC application for Cerenkov triggering Alexandre Camsonne March 18 th 2015.
GlueX Collaboration Meeting 12GeV Trigger Electronics October 4 - 6, 2012 R. Chris Cuevas 1.Hardware Design Status Updates  Production News  Acceptance.
06/07/041 F1TDC Status Update Hall D Collaboration Meeting Indiana University – Bloomington, IN May 20-22, 2004 Fernando J. Barbosa
HBD FEM the block diagram preamp – FEM cable Status Stuffs need to be decided….
Hall D Level 1 Trigger Dave Doughty 1/10/2008 Hall D Collaboration Meeting.
David Abbott - JLAB DAQ group Embedded-Linux Readout Controllers (Hardware Evaluation)
Hall D Online Meeting 28 March 2008 Fast Electronics R. Chris Cuevas Group Leader Jefferson Lab Experimental Nuclear Physics Division System Engineering.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
Hall D Online Meeting 27 June 2008 Fast Electronics R. Chris Cuevas Jefferson Lab Experimental Nuclear Physics Division 12 GeV Trigger System Status Update.
CMX status and plans Yuri Ermoline for the MSU group Level-1 Calorimeter Trigger Joint Meeting CERN, October 2012,
Trigger Interface and Distribution J. William Gu Jefferson Lab 1. What is TID 2. TID Structure and functions 3. Possible usage in the system 4. TID related.
HPS ECal Trigger Status Scott Kaneta Fast Electronics Group – Jefferson Lab June 5, 2013.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
PROGRESS ON ENERGY SUM ELECTRONIC BOARD. VXS Backplane Energy Sum 18 fADC VME64 High Speed Serial VME64 16 CH Detector Signals Crate Sum to Trigger Energy.
FPGA firmware of DC5 FEE. Outline List of issue Data loss issue Command error issue (DCM to FEM) Command lost issue (PC with USB connection to GANDALF)
GlueX Collaboration Meeting 12GeV Trigger Electronics 10 May 2010 R. Chris Cuevas 1.FY10 Project Goals  Update from January 2010 Collaboration Meeting.
12GeV Trigger Workshop Christopher Newport University 8 July 2009 R. Chris Cuevas Welcome! Workshop goals: 1.Review  Trigger requirements  Present hardware.
Hall D Online Meeting 9 August 2007 Fast Electronics R. Chris Cuevas Group Leader Jefferson Lab Experimental Nuclear Physics Division Mission Who’s Who.
1 April 2009 NA62 DAQ meeting1 LKr calorimeter readout project H.Boterenbrood, A.Ceccucci, B.Hallgren, M.Piccini, H. Wendler.
Electronics for HPS Proposal September 20, 2010 S. Boyarinov 1 HPS DAQ Overview Sergey Boyarinov JLAB June 17, 2014.
SoLID DAQ A.Camsonne SoLID collaboration meeting November 8 th 2013.
HPS TDAQ Review Sergey Boyarinov, Ben Raydo JLAB June 18, 2014.
GTP Update 3 March Cuevas. CPUPP17PP15PP13PP11PP09PP07PP05PP03PP01SWASWBPP02PP04PP06PP08PP10PP12PP14PP16PP18 64x***SSP GTPA GTPB SSP TI DP1LVPECL.
Level-1 Trigger Commissioning Status A.Somov Jefferson Lab Collaboration Meeting, May 10, 2010.
Hall–D Level-1 Trigger Commissioning Part II A.Somov, H.Dong Jefferson Lab 12 GeV Trigger Workshop, July 8, 2010  Play Back Test Vector in Hall-D commissioning.
Electronics Workshop GlueX Collaboration Meeting 28 March 2007 Fast Electronics R. Chris Cuevas Group Leader Jefferson Lab Physics Division Topics: Review.
GlueX Collaboration May05 C. Cuevas 1 Topics: Infrastructure Update New Developments EECAD & Modeling Tools Flash ADC VXS – Crates GlueX Electronics Workshop.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
DHH Status Igor Konorov TUM, Physics Department, E18 PXD DAQ workshop Münzenberg –June 9-10, 2011.
PC-based L0TP Status Report “on behalf of the Ferrara L0TP Group” Ilaria Neri University of Ferrara and INFN - Italy Ferrara, September 02, 2014.
Super BigBite DAQ & Trigger Jens-Ole Hansen Hall A Collaboration Meeting 16 December 2009.
A 250 MHz Level 1 Trigger and Distribution System for the GlueX Experiment David Abbott, C. Cuevas, E. Jastrzembski, F. Barbosa, B. Raydo, H. Dong, J.
Firmware and Software for the PPM DU S. Anvar, H. Le Provost, Y.Moudden, F. Louis, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2011 March 30.
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
DAQ and Trigger for HPS run Sergey Boyarinov JLAB July 11, Requirements and available test results 2. DAQ status 3. Trigger system status and upgrades.
E. Hazen1 MicroTCA for HCAL and CMS Review / Status E. Hazen - Boston University for the CMS Collaboration.
Fast Electronics Group Experimental Nuclear Physics Division
Use of FPGA for dataflow Filippo Costa ALICE O2 CERN
CLAS12 DAQ & Trigger Status
B. Raydo, C. Cuevas, D. Abbott, B. Moffit, J. Wilson, S. Boiarinov
Counting Mode DAQ for Compton
DHH progress report Igor Konorov TUM, Physics Department, E18
A New Clock Distribution/Topology Processor Module for KOTO (CDT)
Hall A Compton Electron detector overview
JLAB Front-end and Trigger Electronics
Fernando J. Barbosa F1TDC Status Update Hall D Collaboration Meeting Indiana University – Bloomington, IN May 20-22, 2004 Fernando J.
New Pipeline DAQ and 12GeV Trigger Systems
Example of DAQ Trigger issues for the SoLID experiment
CLAS12 Timing Calibration
TELL1 A common data acquisition board for LHCb
Presentation transcript:

GlueX Collaboration Meeting June 3-5, GeV Trigger Electronics R. Chris Cuevas 1.Hardware Status  Production Updates 2.DAq and Trigger Testing  Global Trigger Hardware Testing  Implementation Plans 3.Summary

All Trigger Modules In Production! 2 Front End Crate FADC250, (FADC125), (F1TDC) Crate Trigger Processor Signal Distribution Trigger Interface Trigger Control/Synchronization Trigger Supervisor Trigger Distribution L1 Trigger ‘Data’ MTP Ribbon Fiber Trigger ‘Link” Control Clock, Sync MTP Ribbon Fiber Global Trigger Crate Sub-System Processor Global Trigger Processor

Signal Distribution ( SD )  All production modules have been delivered and passed acceptance!  Nick Nganga has updated the final firmware to include:  Remote FPGA firmware download  Serial Number storage  Recent firmware update for F1TDC test purposes Acceptance test routine development will be used for long term maintenance Software (CODA) library routines complete and included with Full Crate Acceptance Testing (FCAT) – Bryan Moffit SD provides precision low jitter fan-out of 250MHz system clock, trigger and synch signals over VXS backplane to VXS payload modules Latest SD version includes clock jitter attenuation PLL Successfully used 2 SD boards during HPS experiment 3 Trigger Hardware Status Nick Nganga

TI – TD Trigger Interface – Trigger Distribution  All production modules have been delivered and pass acceptance  10 TI boards have been modified to be used as TI-”Master” units - TI “Master” mode will allow up to 9 front end crates to be operated from a single TI. Perfect application for several sub-systems. -The Hall D sub-systems can be operated without the Global Trigger/Trigger Supervisor crate -Allows for immediate DAq testing during initial detector installation and commissioning phase -TI-”Master” configuration can remain intact after Global Trigger system is installed. User’s will have option to run from Global Trigger/Sync/Clock or from TI-”Master”  Acceptance test routine development will be used for long term maintenance  Software (CODA) library routines complete and included with Full Crate Acceptance Testing (FCAT) 4 Trigger Hardware Status William Gu

 Flash ADC 250Msps ( FADC250 ) - See Fernando’s update Production board delivery to JLAB groups is complete Firmware is stable and includes new “Mode 6” -Readout data includes pulse integral value and time stamp value is high resolution (LSB=62.5ps; 6-bits) -This mode will be used for production Physics operations and will be required for maximum trigger rate Released documentation does not match latest firmware revision, -Firmware is stable now, and will need to be ‘frozen’ so documentation can be reviewed and released -Major firmware revisions unlikely but every firmware change requires software driver routines to be updated. - Will establish firmware change request method and prioritize firmware updates. (FE and DAQ groups) 5 Trigger Hardware Status F. Barbosa H. Dong E. Jastrzembski Jeff Wilson

Crate Trigger Processor VXS Connectors Collect serial data from 16 FADC-250 (64Gbps ) Hai Dong Jeff Wilson 2013 Production CTP New Front Panel I/O 6 Crate Trigger Processor ( CTP ) Hall D production quantities (32) awarded to MTEQ in Virginia! 1 st Article board passes acceptance testing! -Production boards expected delivery 22July2013 -Latest Virtex V FPGA parts will support 5 Gbps transfer speed with FADC250 and provide additional FPGA resources for future L1 algorithms Successful operation with HPS calorimeter beam test with latest cluster finding algorithm!! Sixteen FADC250 boards successfully tested in full crate with FCAT application MTP Parallel Optics 8 Gbps to SSP

Crate Trigger Processor Level 1 algorithm requirements for Tagger hit pattern has been documented. New ‘scaler’ register requirements have been defined Hall D L1 trigger algorithm for full crate energy sum is stable and is part of FCAT Production version will support higher serial speeds. (5Gbps per ’lane’) Matches V5-FX70T on FADC250, and cost for highest grade Virtex V FPGA is included on production boards. Production version will include front panel I/O (LVDS) Production version will include VXS connection to CPU slot (PPT-17) for development of PCIe interface if needed. Present control/monitoring is via I^2C through Trigger Interface. - Not a high priority and may be moot if CPU does not include VXS Computed crate-level energy sum value sent via 10Gbps fiber optics to Global Trigger Crate (32bits every 4ns) 7 Hai Dong Jeff Wilson A. Somov

SubSystem Processor ( SSP )  All production boards have been delivered.  Production contract included: -10 Hall D -15 Hall B -1 each for Halls A & C Acceptance testing is complete and Ben’s test code will be retained for long term maintenance/development.  New FO Transceivers (QSFP) on production boards SSP has been successfully tested with two crate HPS beam test run SSP to GTP serial link definitions have been fully specified and implemented for VXS Initial testing of SSP (Xilinx) => GTP (Altera) Gigabit transceivers is successful  Manages trigger information from up to 8 front end crates. (2048 channels!)  SSP applications are beginning to blossom and these units will be used for a variety of DAq and Trigger solutions 8 Trigger Hardware Status Ben Raydo

SSP Prototype – May 2010 Production Status: 1)Schematics & BOM complete  Single FPGA Virtex 5 TX150T  New Fiber Transceivers -- Support 10Gb/s (4 ‘Lanes’) -- Significant cost savings ($40K) A.Assembly contract awarded B.Gerbers are ~100% complete, expecting delivery to vendor by Nov 1 st. C.Parts for 1 st article arrive Oct 17, 2012…1 st article shipment around end of year. ALL Production SSP Delivered and tested Sub-System Processor Status Ben Raydo 8 SSP Production – April

Global Trigger Processor ( GTP ) (FY – 13) 2 Pre-production GTP modules have been fabricated, assembled and tested thoroughly in Global Test Stand. Interface requirements to SSP and TS have been finalized and tested The GTP transceivers (Altera) have been tested with the SSP at 5Gb/s. Production GTP bare boards received, and inspected Production assembly in progress! 2 production boards expected by mid-June Firmware development and verification activities:  Ethernet interface implemented successfully -- GUI interface uses Root  Implementation of final Physics Trigger equations  Full test of Global Trigger Crate has been a significant effort -See Ben’s talk 10 Trigger Hardware Status Scott Kaneta

GLOBAL TRIGGER PROCESSOR (2 Pre-production boards) 4 Channel Fiber RJ45 Ethernet Jack 4x 8-Channel LVPECL Trigger Outputs to TS High Speed Densi-Shield Cable assemblies Altera FPGA Stratix IV GX DDR2 Memory 256 MB Gigabit Links to SSP VXS “Switch” card S. Kaneta 11

Global Crate Hardware Testing Global Trigger crate/module testing progressing,,, (Ben will talk next) Cables from GTP to TS have been received and tested. - Densi-shield 8 pair x Trigger ‘bits’ NOT serialized to eliminate latency. SSP  GTP  TS  TD  TI Verify full trigger system latency Fully qualify SSP  GTP VXS Gigabit transmission Fully qualify GTP  TS interface Measure latency with different global equations Overall latency must be <3.7us Trigger equation development Develop GTP Ethernet User Interface 12 Scott Kaneta Ben Raydo William Gu B. Moffit 2.954us

13 Trigger Hardware Status Trigger Supervisor ( TS ) (FY-11/12/13 activity) Two (2) Pre-production boards have been thoroughly tested 1 st article production version has been received and acceptance testing is successful. 1 st article production board is being used in Global Test Stand for a variety of firmware and CODA library development and test verification. Final CODA library drivers in development Production order for ALL halls is prepared and will be submitted soon  Functional hardware verification with Trigger Distribution (TD) boards complete.  Testing with GTP module is ongoing, and all functions/interfaces have been verified.  New board format from legacy era – VXS Payload module  Distributes precision clock, triggers, and sync to front end crates via the Trigger Distribution modules.  Manages global triggers and ReadOut Controller events William Gu

Specification Status VXS and VME64x powered card enclosures ALL crates for ALL Halls: Complete -- One backplane replaced. 2 DIN connectors reversed! -- Power supplies will need response time modification  Excessive PS ripple occurs with full crates  Plan to begin minor modification in June  WIENER reps will provide training for select technical personnel Trigger System Fiber Optics (Q4 – FY13 procurement)  System diagrams have updated for Hall D and Hall B installation  MTP fiber patch panels/cables received for Halls D, B, and C.  Final Trigger Fiber trunk lengths for Hall D & B contingent on cable tray installation 14

Summary ALL 12GeV Trigger Modules are in production! Firmware, firmware, firmware, will be iterated and require test verification for:  Tagger “Hit Count” algorithm  SSP and GTP Global Trigger functions  Final TS firmware/functions Further testing per ‘lane’ for the Global Trigger crate boards will be completed with production GTP Many detector groups are gaining experience with new 12GeV pipeline electronics Acceptance testing activities are complete for delivered production boards. Full Crate Acceptance Test (FCAT) station is developed for FADC250s o Verification of Gigabit serial plus other essential common VXS signaling. Essential CODA library development has been completed Check out 12GeV Trigger hardware progress: Keep up the GREAT progress! 15

All sorts of cool stuff

TI-1  Trigger Interface module can be configured to control up to 9 front end crates  This method allows for local control of a detector Sub-system.  TI needs to be configured for this mode with multiple FO Transceivers  Local control of CLOCK, SYNC, and Trigger signals  Global Trigger system signals NOT available  Perfect for initial testing of Detector sub-systems. (FCAL, BCAL) Fiber TI operating in TS mode William Gu 5 User Input/Output Front Panel (dECL) TI-2 TI-3 TI-4 TI-5 TI-6 TI-7 TI-8 TI-9

Full DAq Crate Testing Plans 17 Before deploying full crates with all required modules: Will test using “Playback” mode and CODA No input cables necessary; User defined signals loaded in front-end FPGA Deterministic test for all channels and Gigabit serial lane alignment check Verify TI  SD  Payload Board Synchronization and Clock Re-Use these tools for Hall commissioning effort Test station used for FINAL firmware verification and software ‘library’ development Bryan Moffit has created a preliminary plan and list of test functions See wiki link  This full crate test station in EEL109 is an essential infrastructure element needed to test and verify the front end and trigger hardware/software before installation in the Halls. Bryan Moffit Et al.

System Description Crate Trigger Processing Flash ADC Modules Detector Signals Sub-System Processing (Multi-Crate) Global Trigger Processing Trigger Supervisor (Distribution) TS -> TD -> TI Link 1.25Gb/s Bi-Directional BUSY Trigger Sync Trig_Comnd CTP -> SSP -> GTP L1 Trig_Data Uni_Directional Energy Sums 6

Noise in the FADC (No Readout during data taking) 03/21/2012CniPol Meeting 20 Single Event All Events

Noise in the FADC (Readout during data taking) 03/21/2012CniPol Meeting 21 Single Event All Events

Two DAQ Crate Testing: FY11 200KHz Trigger Rate! Pre-Production and 1 st article boards have been received and tested Significant effort for circuit board fabrication, assembly and acceptance testing System testing includes: Gigabit serial data alignment 4Gb/s from each slot 64Gb/s to switch slot Crate sum to Global Low jitter clock, synchronization ~1.5ps clock jitter at crate level 4ns Synchronization Trigger rate testing Readout Data rate testing Bit-Error-Rate testing - Need long term test ( hrs) Overall Trigger Signal Latency ~ 2.3us (Without GTP and TS) Readout Controller Capable of 110MB/s - Testing shows we are well within limits