CMOS Digital Integrated Circuits 1 Lec 5 SPICE Modeling of MOSFET.

Slides:



Advertisements
Similar presentations
R. van Langevelde, A.J. Scholten Philips Research, The Netherlands
Advertisements

Module #3 Page 1 EELE 414 – Introduction to VLSI Design Module #3 – SPICE Modeling Agenda 1.SPICE Modeling Announcements 1.Read Chapter 4.
Physical structure of a n-channel device:
Digital Integrated Circuits© Prentice Hall 1995 Devices Jan M. Rabaey The Devices.
Comparison of the Behavior of MOSFET Transistors Described in Hardware Description Languages Aravind Gurumurthy M.S Thesis Defense Presentation Committee.
VLSI Design Lecture 3a: Nonideal Transistors. Outline Transistor I-V Review Nonideal Transistor Behavior Velocity Saturation Channel Length Modulation.
COMPACT MODEL FOR LONG-CHANNEL SYMMETRIC DOPED DG COMPACT MODEL FOR LONG-CHANNEL SYMMETRIC DOPED DG Antonio Cerdeira 1, Oana Moldovan 2, Benjamín Iñiguez.
Chapter 6 The Field Effect Transistor
EE466: VLSI Design Lecture 02 Non Ideal Effects in MOSFETs.
Introduction to CMOS VLSI Design Lecture 15: Nonideal Transistors David Harris Harvey Mudd College Spring 2004.
Department of EECS University of California, Berkeley EECS 105 Fall 2003, Lecture 12 Lecture 12: MOS Transistor Models Prof. Niknejad.
Introduction to CMOS VLSI Design Lecture 19: Nonideal Transistors
Introduction to CMOS VLSI Design MOS Behavior in DSM.
Lecture 4: Nonideal Transistor Theory
Introduction to VLSI Circuits and Systems, NCUT 2007 Chapter 6 Electrical Characteristic of MOSFETs Introduction to VLSI Circuits and Systems 積體電路概論 賴秉樑.
CMOS Digital Integrated Circuits
VLSI Design Lecture 3a: Nonideal Transistors
© Digital Integrated Circuits 2nd Devices Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
EE415 VLSI Design The Devices: MOS Transistor [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
Lecture #16 OUTLINE Diode analysis and applications continued
The metal-oxide field-effect transistor (MOSFET)
CSCE 612: VLSI System Design Instructor: Jason D. Bakos.
Digital Integrated Circuits A Design Perspective
Modern VLSI Design 2e: Chapter 2 Copyright  1998 Prentice Hall PTR Topics n Basic fabrication steps n Transistor structures n Basic transistor behavior.
Week 8b OUTLINE Using pn-diodes to isolate transistors in an IC
Introduction to CMOS VLSI Design Nonideal Transistors.
© Digital Integrated Circuits 2nd Devices VLSI Devices  Intuitive understanding of device operation  Fundamental analytic models  Manual Models  Spice.
EE415 VLSI Design The Devices: Diode [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
Semiconductor Devices III Physics 355. Transistors in CPUs Moore’s Law (1965): the number of components in an integrated circuit will double every year;
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
EE 466: VLSI Design Lecture 03.
Digital Integrated Circuits© Prentice Hall 1995 Introduction The Devices.
ECE 342 Electronic Circuits 2. MOS Transistors
MOS Capacitors MOS capacitors are the basic building blocks of CMOS transistors MOS capacitors distill the basic physics of MOS transistors MOS capacitors.
1 The Physical Structure (NMOS) Field Oxide SiO2 Gate oxide Field Oxide n+ Al SiO2 Polysilicon Gate channel L P Substrate D S L W (D) (S) Metal n+ (G)
NOTICES Project proposal due now Format is on schedule page
© Digital Integrated Circuits 2nd Devices Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
The Devices Digital Integrated Circuit Design Andrea Bonfanti DEIB
© Digital Integrated Circuits 2nd Devices Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
Norhayati Soin 06 KEEE 4426 WEEK 7/1 6/02/2006 CHAPTER 2 WEEK 7 CHAPTER 2 MOSFETS I-V CHARACTERISTICS CHAPTER 2.
1 Slides adapted from: N. Weste, D. Harris, CMOS VLSI Design, © Addison-Wesley, 3/e, 2004 MOS Transistor Theory.
Modern VLSI Design 4e: Chapter 2 Copyright  2009 Prentice Hall PTR Topics n Derivation of transistor characteristics.
Introduction to FinFet
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
EXAMPLE 6.1 OBJECTIVE Fp = 0.288 V
CSCE 613: Fundamentals of VLSI Chip Design Instructor: Jason D. Bakos.
NMOS PMOS. K-Map of NAND gate CMOS Realization of NAND gate.
Microelectronic Circuit Design McGraw-Hill Chapter 4 Field-Effect Transistors Microelectronic Circuit Design Richard C. Jaeger Travis N. Blalock.
Junction Capacitances The n + regions forms a number of planar pn-junctions with the surrounding p-type substrate numbered 1-5 on the diagram. Planar junctions.
Chapter 2 MOS Transistors. 2.2 STRUCTURE AND OPERATION OF THE MOS TRANSISTOR.
EE141 © Digital Integrated Circuits 2nd Devices 1 Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje.
ECE442: Digital ElectronicsCSUN, Spring-2010-Zahid MOS Transistor ECE442: Digital Electronics.
HW (Also, use google scholar to find one or two well cited papers on symmetric models of MOSFET, and quickly study them.)
Digital Integrated Circuits© Prentice Hall 1995 Devices Jan M. Rabaey The Devices.
Lecture 4: Nonideal Transistor Theory
Structure and Operation of MOS Transistor
EE141 © Digital Integrated Circuits 2nd Devices 1 Lecture 5. CMOS Device (cont.) ECE 407/507.
Professor Ronald L. Carter
HO #3: ELEN Review MOS TransistorsPage 1S. Saha Long Channel MOS Transistors The theory developed for MOS capacitor (HO #2) can be directly extended.
MOSFET Current Voltage Characteristics Consider the cross-sectional view of an n-channel MOSFET operating in linear mode (picture below) We assume the.
EE141 © Digital Integrated Circuits 2nd Devices 1 Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje.
CHAPTER 6: MOSFET & RELATED DEVICES CHAPTER 6: MOSFET & RELATED DEVICES Part 2.
Metal-oxide-semiconductor field-effect transistors (MOSFETs) allow high density and low power dissipation. To reduce system cost and increase portability,
Lab 3 MOSFET Capacitance
Chapter 2 MOS Transistors.
Physics of Semiconductor Devices (2)
Digital Integrated Circuits 10: Short-Channel MOSFETs
Semiconductor devices and physics
EXAMPLE 7.1 BJECTIVE Determine the total bias current on an IC due to subthreshold current. Assume there are 107 n-channel transistors on a single chip,
Lecture #15 OUTLINE Diode analysis and applications continued
Presentation transcript:

CMOS Digital Integrated Circuits 1 Lec 5 SPICE Modeling of MOSFET

CMOS Digital Integrated Circuits 2 SPICE Modeling of MOSFETS n Goals Understand the element description for MOSFETs Understand the meaning and significance of the various parameters in SPICE model levels 1 through 3 for MOSFETs Understand the basic capacitance models Have a general notion of BSIM model parameters Become award of some newer models Understand the use and shortcomings of the models covered n Note: In the following, HSPICE = Star-HSPICE n Rederences Massobrio, G., and P. Antognetti, Semiconductor Device Modeling with SPICE, 2 nd Edition, McGraw-Hill, Foty, D., MOSFET Modeling with SPICE – Principles and Practice, Prentice Hall PTR, StarHspice Manual, Avant!

CMOS Digital Integrated Circuits 3 The MOSFET Description Lines Model and Element n What does SPICE stand for? Simulation Program with Integrated Circuit Emphasis n The MOSFET Model and Element Description Lines Process and circuit parameters which apply to a particular class of MOSFETS with varying dimensions are described for that class of MOSFETS in a single.model line in which + is used to denote line continuation. The dimensions are given on the element description line. In both, it is critical to watch the units; they are basically illogical! The SPICE element description line for a MOSFET has the following form: Mxxxxxxx nd ng ns mname All parameter value pairs between are optional.

CMOS Digital Integrated Circuits 4 The MOSFET Description Lines Element Line (Continued) Additional optional HSPICE parameters: TEMP=val is not used on element line in HSPICE and not used for level 4 or 5 (BSIM) models. Parameter Definitions – See

CMOS Digital Integrated Circuits 5 DC SPICE Models Level 1 (Shichman-Hodges) DC Model Equations V T – Equation as derived previously I D – Equations as derived previously with linear mode equation times (1+λV DS ) for continuity across linear-saturation boundary. Both use L eff in place of L where: L eff = L – 2 LD Key Parameters: What do they represent? See Kang and Leblebici – Table 4.1 NMOS, PMOS (obvious) – MOSFET channel type KP – process transconductance k‘ VTO (note O, not 0!) – zero substrate-bias threshold voltage V T0 GAMMA – substrate-bias or body-effect coefficient γ PHI – twice the Fermi potential 2  F LAMBDA – channel length modulation λ

CMOS Digital Integrated Circuits 6 DC SPICE Models Level 1 (Continued) Additional Parameters: What do they represent? LD – Lateral diffusion (If not present, may need to find L eff manually!) TPG – Type of gate material: 0 – A1, +1 – opposite to substrate, -1 – same as substrate. Default +1. For the typical CMOS process, TPG = 1 for NMOS and – 1 for PMOS NSUB – substrate impurity concentration N A (NMOS) N D (PMOS) NSS – Surface state density – Used to define surface component of V T0. TOX – Oxide thickness t ox U0 (note 0, not O) – Surface mobility µ 0 RD, RS – Drain resistance, Source resistance □ RSH – Drain and Source sheet resistance (Ω/ □ ) Derived Parameters. Note that if some parameters missing, others, if present, can be used to derive them. E. g. NSUB to derive PHI, and TOX and U0 to derive KP. Question: What parameters to derive GAMMA? If the derivable parameters are present in the model, they will be used; if not, derived if possible from other parameters (and defaults), else, defined.

CMOS Digital Integrated Circuits 7 DC SPICE Models Level 2 What about defaults and units? See Table 4.1. of Kang and Leblebici Other parameters in Level 1 are related to capacitance (later) or irrelevant to digital applications. n Level 2 Analytical model that takes into account small geometry effects. Equations that use most of the parameters are given in the text. Parameters in addition to those for Level 1: NFS - Fast surface state density – Used in modeling subthreshold condition. NEFF – Total channel charge coefficient – Empirical fitting factor multiplied times NSUB in the calculation of the short channel effect γ. Used only in Level 2. XJ – Junction depth of source and drain. VMAX – Maximum drift velocity for carriers use for modeling velocity saturation. DELTA – Channel width effect on V T.

CMOS Digital Integrated Circuits 8 DC SPICE Models Level 2 (Continued) XQC – Coefficient of channel charge share. Used to specify the portion of the channel charge attributed to the drain. Also, more importantly causes the Ward capacitive model to replace the Myer capacitance model. Both have their disadvantages. Next three parameters produce a multiplicative surface mobility degradation factor to multiply times KP and appear in Level 2 only. UCRIT – Critical electric field for mobility degradation. UEXP – Exponent coefficient for mobility degradation. UTRA – Transverse field coefficient for mobility degradation. Coefficient of V DS in denominator of the factor. See Table 4.1. of Kang and Leblebici.

CMOS Digital Integrated Circuits 9 DC SPICE Models Level 3 More empirical and less analytical than Level 2; this permits improved convergence and simpler computation while sacrificing little accuracy. The parameters have beyond those in Level 2 (Note that the following Level 2 parameters are deleted: NEFF, UCRIT, UEXP, and UTRA.) KAPPA – Saturation field factor. An empirical factor in the equation for the channel length in saturation. ETA – static feedback on V T. Models effect of V DS on V T, i.e., DIBL (Drain-Induce Barrier Lowering) THETA – Mobility modulation. Models the effect of VGS on surface mobility. See Table 4.1 of Kang and Leblebici.

CMOS Digital Integrated Circuits 10 Capacitance Models Level 1 through 3 use the Myer capacitance model (see Kang and Leblebici – Fig.3.32) as the default for the channel capacitance with the option of the Ward model (see Kang and Leblebici – Fig.4.8) in Levels 2 and 3. For the source and drain capacitances, note the junction equation with reverse bias V with V T, the thermal voltage, I=I s (e V/V T -1)=-I s for V  -4V T and recall that C j =C j0 /(1-V/  0 ) m where m = 1/2 for an abrupt junction and m = 1/3 for a graded junction. The parameters: IS – Bulk junction saturation current. JS – Bulk junction saturation current density (used with junction areas)

CMOS Digital Integrated Circuits 11 Capacitance Models (Cont.) PB -  0 – Bulk junction Potential (Built-in voltage) CJ – Zero-bias bulk junction capacitance per m 2 MJ – m – Bulk junction grading coefficient CJSW – Zero-bias perimeter capacitance per m MJSW – m – Perimeter capacitance grading coefficient FC – Bulk junction forward bias coefficient – used in evaluating capacitance under strong forward bias. CGBO – Gate-bulk overlap capacitance per meter of L; should be set to 0 if modeled as interconnect instead. CGDO – Gate-drain overlap capacitance per meter of W GDSO – Gate-source overlap capacitance per meter of W n See Table 4.1. of Kang and Leblebici

CMOS Digital Integrated Circuits 12 More SPICE Models BSIM (Level 4) n An empirical model that includes: all of the typical small geometry effects the nonuniform doping profile for ion-implanted devices an automatic parameter extraction program which produces a consistent set of parameters ΔL and ΔW for the channel n For BSIM parameters, see Foty – Table 8.1 n We will not look at these parameters in detail, but it is quite important to look at the form of the electrical parameters. Each electrical parameters P is represented by three process parameters P 0, P L, and P w associated with P

CMOS Digital Integrated Circuits 13 SPICE Models BSIM (Cont.) L and W are drawn dimensions and DL and DW are the net size changes in the drawn dimensions due to the entire sequence of fabrication steps. The difference shown give L eff and W eff. The equation for P allows for an adjustment of the electrical parameter as a function of the effective length and width of the channel n Parameter extraction uses devices sizes. P 0 is for long, wide MOSFET. n BSIM also uses a new approach to capacitance modeling that avoids the difficulties of errors and lack of charge conservation in the Meyer model and the errors and convergence problems in the Ward model. n See Massobrio and Antognetti – p. 219 for trios of parameters. n Note that model file has only numerical values identified by position; this is an alternate form of the model that cryptic.

CMOS Digital Integrated Circuits 14 More SPICE Models HSPICE Level 28, BSIM2, BSIM3 n HSPICE Level 13 is BSIM n HSPICE Level 28 - a very popular modification of BSIM, but can only be used in HSPICE n BSIM2 (HSPICE Level 39) – typical model today for those not using HSPICE n BSIM3 Version 3.2 (HSPICE Level 49) – a complex new public domain model that is frequently used today. This is our model unless otherwise specified. See

CMOS Digital Integrated Circuits 15 Which Model Should I Use? n Level 1: At best, for quick estimates not requiring accuracy. Very poor for small geometry devices. Viewed as obsolete by some. n Level 2: Due to convergence problems and slow computation rate, abandoned in favor of Level 3 or higher. n Level 3: Good for MOSFET down to about 2 microns. n BSIM – Level 4 (HSPICE Level 13): good for small geometry MOSFETS with L down to 1 micron and t ox down to 150 Angstroms. Problems near V sat ; negative output conductance; discontinuity in current at V T. For submicron dimensions, replaced by BSIM2 and HSPICE Level 28. n BSIM2 (HSPICE Level 39): Good for small geometry MOSFETs with L down to 0.2 micron and t ox down to 36 Angstroms. n HSPICE Level 28: BSIM with its problems solved; good choice for HSPICE users. n BSIM3 Version 3 (HSPICE Level 49): Most accurate, but complex.

CMOS Digital Integrated Circuits 16 Summary n Learned the element description line for MOSFET n Reviewed the first generation SPICE model parameters, levels 1, 2, and 3 n Reviewed the device capacitances and associated parameters for the BSIM model n Obtained a sense of the form of the parameters for the BSIM model n Obtained an awareness of some of the newer models n Obtained a comparative viewpoint of the models and their use.