ADC Front-End Design Considerations for Telecommunication Satellite Applications presented by Dr. Rajan Bedi UK EXPORT CONTROL.

Slides:



Advertisements
Similar presentations
Balanced Device Characterization. Page 2 Outline Characteristics of Differential Topologies Measurement Alternatives Unbalanced and Balanced Performance.
Advertisements

Kit Building Class Lesson 4Page 1 R and X in Series Inductors and capacitors resist the flow of AC. This property is called reactance. Resistance also.
1 New high permeability materials for EMI suppression February 2011 February 2011.
Slide 1 of 26ESA AMICSA 2006 Analogue and Mixed-Signal Systems Modelling for Space Communications presented by Dr. Rajan Bedi
Mixed Signal Chip Design Lab Analog-to-Digital Converters Jaehyun Lim, Kyusun Choi Department of Computer Science and Engineering The Pennsylvania State.
Chapter 9 Data Acquisition A/D Conversion Introduction
Figure 1.17 Model of an electronic amplifier, including input resistance Ri and output resistance Ro. © 2000 Prentice Hall Inc.
1/42 Changkun Park Title Dual mode RF CMOS Power Amplifier with transformer for polar transmitters March. 26, 2007 Changkun Park Wave Embedded Integrated.
– 1 – Data Converters Data Converter BasicsProfessor Y. Chiu EECT 7327Fall 2014 Data Converter Basics.
Ref:080114HKNOperational Amplifier1 Lecture 1 Op-Amp Introduction of Operation Amplifier (Op- Amp) Analysis of ideal Op-Amp applications Comparison of.
Types Of Mixers In Radar Receivers
EELE 461/561 – Digital System Design Module #6 Page 1 EELE 461/561 – Digital System Design Module #6 – Differential Signaling Topics 1.Differential and.
Introduction to Analog-to-Digital Converters
CMOS VLSIAnalog DesignSlide 1 CMOS VLSI Analog Design.
Transformers and Coupled Circuits
electronics fundamentals
LECTURE 4. HIGH-EFFICIENCY POWER AMPLIFIER DESIGN
Sigma Delta A/D Converter SamplerModulator Decimation Filter x(t) x[n]y[n] Analog Digital fsfs fsfs 2 f o 16 bits e[n] Over Sampling Ratio = 2f o is Nyquist.
Transformers Test Friday 3/30/12. Electromagnetic Induction Induction is the process of producing (inducing) a voltage by passing a wire through a magnetic.
Analog Electronics Lecture 5.
CHAPTER 6: TRANSFORMER BAKISS HIYANA ABU BAKAR
Analogue Electronics II EMT 212/4
Unit 27 Transformers. Objectives –After completing this chapter, the student should be able to: Describe how a transformer operates. Explain how transformers.
FE8113 ”High Speed Data Converters”
DC/AC Fundamentals: A Systems Approach
Electronics Fundamentals 8 th edition Floyd/Buchla © 2010 Pearson Education, Upper Saddle River, NJ All Rights Reserved. chapter 14 electronics.
Microwave Amplifier Design Blog by Ben (Uram) Han and Nemuel Magno Group 14 ENEL 434 – Electronics 2 Assignment
Single Phase Transformer
Student: Vikas Agarwal Guide: Prof H S Jamadagni
Understanding ADC Specifications September Definition of Terms 000 Analogue Input Voltage Digital Output Code FS1/2.
© 2012 Pearson Education. Upper Saddle River, NJ, All rights reserved. Electronic Devices, 9th edition Thomas L. Floyd Electronic Devices Ninth.
Lecture 1 Op-Amp Introduction of Operation Amplifier (Op- Amp) Analysis of ideal Op-Amp applications Comparison of ideal and non-ideal Op-Amp Non-ideal.
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
TRANSISTOR TUNED AMPLIFIERS. Inroduction  Sometimes it is desired that an amplifier should amplify either a single frequency or a narrow band of frequencies.
Subcircuits Example subcircuits Each consists of one or more transistors. They are not used by themselves.
Chapter 11 Amplifiers: Specifications and External Characteristics.
Modeling of Power Transformers A Static Device. Transformers The transformer enables us to utilize different voltage levels across the system for the.
BASIC ELECTRICAL TECHNOLOGY Chapter 6: Single Phase Transformer
Why Data Conversion? Real world is analog Mostly, communication and computation is digital Need a component to convert analog signals to digital (ADC)
ELECTRICAL ENGINEERING: PRINCIPLES AND APPLICATIONS, Third Edition, by Allan R. Hambley, ©2005 Pearson Education, Inc. Chapter 11 Amplifiers: Specifications.
1 References: A. Sedra and K.C. Smith, Microelectronic Circuits, © Oxford University Press, 5/e, 2004 A.R. Hambley, Electronics, © Prentice Hall, 2/e,
Subcircuits Example subcircuits Each consists of one or more transistors. They are not used by themselves.
Single Balanced Mixer Design ECE 6361
1 ELECTRICAL TECHNOLOGY EET 103/4 Define and analyze the principle of transformer, its parameters and structure. Describe and analyze Ideal transformer,
1 ELECTRICAL TECHNOLOGY EET 103/4 Define and analyze the principle of transformer, its parameters and structure. Describe and analyze Ideal transformer,
ELECTRICAL MACHINE DET 204/3 JIMIRAFIZI BIN JAMIL Transformer CHAPTER 1.
2/June/2009LHCb Upgrade1 Single ended ADC Differential ADC –Convert single ended signal to differential (use AD8138 amp) –ASIC differential output ADC.
Lecture VIII Operational Amplifiers DMT 231/3 Electronic II.
POWER CIRCUIT & ELECTROMAGNETICS EET 221 Transformer.
1 CHAPTER 20 OPERATIONAL AMPLIFIERS (OP-AMPS). 2 Introduction to operational amplifiers Symbol and Terminals.
1 Chapter 8 Operational Amplifier as A Black Box  8.1 General Considerations  8.2 Op-Amp-Based Circuits  8.3 Nonlinear Functions  8.4 Op-Amp Nonidealities.
PRESENTATION ON:  Voltage Amplifier Presentation made by: GOSAI VIVEK ( )
CHAPTER 20 OPERATIONAL AMPLIFIERS (OP-AMPS). Introduction to operational amplifiers Symbol and Terminals.
Parul Institute Of Technology Name Of Subject:-Electrical Machines Name Of Faculty:-(1) Suresh Sahoo (2) Yogendra Tiwari E&C 3 rd Sem. Prepaid By :- Sr.No.NameEnrolment.
1 ELECTRICAL TECHNOLOGY ERT 105/3 Define and analyze the principle of transformer, its parameters and structure. Describe and analyze Ideal transformer,
PUSAT PENGAJIAN KEJURUTERAAN KOMPUTER & PERHUBUNGAN
Balaji engineering college Special transformer
A High-Dynamic-Range W-band
B.Sc. Thesis by Çağrı Gürleyük
Analogue Electronics Circuit II EKT 214/4
Analogue Electronic 2 EMT 212
Basics of Converter Technology
Analog to Digital Converters
electronics fundamentals
Energy Conversion and Transport George G. Karady & Keith Holbert
Chapter 11 Amplifiers: Specifications and External Characteristics
Amplifiers Classes Electronics-II
Amplifiers for high efficiency loudspeakers
Chapter 14.
Impedance of the 2x50 to 100 ohm transformers.
Presentation transcript:

ADC Front-End Design Considerations for Telecommunication Satellite Applications presented by Dr. Rajan Bedi UK EXPORT CONTROL TECHNOLOGY RATING: 3A001.a.1.a, 3A001.a.2.a, 3C001.a, 3C001.b, 3E001, 4E001.a, 4A003.a, 5E001.b.1 Rated By: P. Cornfield with reference to UK Export Control Lists (version INTR_B05.doc 30 July 2006) which contains the following caveat: “The control texts reproduced in this guide are for information purposes only and have no force in law. Please note that where legal advice is required, exporters should make their own arrangements”. Export licence : Not required for EU countries. Community General Export authorisation EU001 is valid for export to : Australia, Canada, Japan, New Zealand, Norway, Switzerland & USA.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 2 of 28 Agenda  Introduction  Balun and ADC Modelling  Simulation Results  Conclusion & Future Work

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 3 of 28 Differential ADCs  Digital wideband telecommunication payloads use high-frequency differential ADCs.  System noise accumulates in signals as they travel across a PCB or through long cables.  Differential signals are highly immune to system noise due to the common- mode rejection of a differential ADC.  System noise such as that induced from switching supplies, ground currents and EMI are reduced due to the common-mode rejection of a differential ADC.  Differential signals cancel even-order harmonics providing better distortion performance than single-ended signals.  A differential input doubles the ADC’s useful dynamic range.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 4 of 28 Single-Ended to Differential Conversion  Prior to digitization, we need to convert the single-ended, down-converted baseband output to a differential signal.  The conversion from single-ended to differential, transmission line effects and package parasitics, adversely affect the integrity of the analogue input to the ADC.  These combined effects impact the maximum dynamic performance that can be achieved from the ADC.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 5 of 28 Single-Ended to Differential Conversion  There are a number of conversion options:  Single-ended to differential amplifier  RF Transformer  There were no wideband space-grade differential amplifiers that had the required bandwidth and dynamic range.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 6 of 28 Balun Transformer  A balun transformer is to be used to convert the single-ended, down-converted baseband output to a differential signal.  The balun also provides the necessary impedance matching between the single-ended input and the differential input resistance of the ADC.  A centre-tapped secondary winding provides the freedom to set the common-mode level arbitrarily.  The voltage gain provided by a step-up balun transformer introduces no non-linear, amplification noise.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 7 of 28 Simplified Ideal Balun Specification The balun converts the 50 ohm single-ended baseband input into a differential signal driving the100 ohm differential ADC input resistance. Impedance Ratio Z = Secondary Impedance / Primary Impedance = 2 Turns Ratio N = Secondary Turns / Primary Turns = √Z = √2 = 1.414

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 8 of 28 Balun Imperfections  Balun transformers are not perfect.  Intrinsic parasitics affect the amplitude and phase balance of the differential output which could potentially result in increased even- order distortion in the ADC output spectrum.  Baluns have a finite bandwidth and not always a flat amplitude response over the frequency range of interest.  Baluns introduce an in-circuit insertion loss as well as a return loss.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 9 of 28 Balun Imperfections  Winding Resistance – both the primary and secondary windings have resistance (copper loss) which reduces the expected load voltage.  Magnetic Flux Leakage – both the primary and secondary windings have leakage inductance caused by incomplete mutual coupling between the windings.  Intra-Winding Capacitance – there is always some stray capacitance between adjacent turns of each winding – effective capacitance in parallel with each winding of the balun.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 10 of 28 Balun Imperfections  Inter-Winding Capacitance - there is stray capacitance between windings.  Core Losses:  Eddy current loss which increases with frequency  Hystersis loss which increases with flux density  Magnetising inductance core loss  Low-frequency behaviour of a balun transformer is influenced by the inductance of the primary winding.  High-frequency behaviour of a balun transformer is influenced by the windings capacitances and series inductances.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 11 of 28 Model of a Lossy Non-Ideal Balun  Primary and secondary leakage inductance: +IL and -RL at high freqs.  Primary and secondary resistive winding loss: +IL at high freqs.  Interwinding and Intrawinding capacitances: +IL at high freqs.  Core losses: +IL and -RL at low freqs.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 12 of 28 Simulation Environment  A simulation environment has been developed to model the analogue front end which includes:  A VHDL-AMS behavioural model of a differential ADC which accounts for offset and gain error, DNL and INL.  A SPICE model of a lossy balun transformer model which includes real balun parasitics.  Transmission line interconnect effects between these components.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 13 of 28 Simulation Environment  The simulation environment is allowing us to investigate how the balun parasitics affect the output from the ADC.  Sinusoidal and NPR analysis within this simulation environment.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 14 of 28 ADC Simulation Results 8-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb Single tone testing, Fin = 47.5 MHz at – 1 dBFS SFDR = 52.5 dBc, SINAD = 43.2 dB, SNR = 43.9 dB & ENOB = 7 bits

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 15 of 28 ADC Simulation Results 8-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb There is only 2.5 dB variation in SFDR as a function of phase imbalance due to a slight increase in H2.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 16 of 28 ADC Simulation Results 8-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb SINAD decreases by 2.5 dB as a function of phase imbalance

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 17 of 28 ADC Simulation Results 8-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb SNR decreases by 2.5 dB as a function of phase imbalance

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 18 of 28 ADC Simulation Results 8-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb ENOB decreases by 0.41 bits as a function of phase imbalance

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 19 of 28 ADC Simulation Results 8-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb There is 3.7 dB variation in SFDR as a function of amplitude imbalance.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 20 of 28 ADC Simulation Results 8-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb Negligible variation in SINAD as a function of amplitude imbalance.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 21 of 28 ADC Simulation Results 8-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb Minor variation in SNR as a function of amplitude imbalance.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 22 of 28 ADC Simulation Results 10-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb Single tone testing, Fin = MHz at – 1 dBFS SFDR = 67.3 dBc, SINAD = 54.9 dB, SNR = 55.5 dB & ENOB = 8.92 bits

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 23 of 28 ADC Simulation Results 10-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb There is only 1.7 dB variation in SFDR as a function of phase imbalance, not due to H2.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 24 of 28 ADC Simulation Results 10-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb SINAD decreases by only 0.8 dB as a function of phase imbalance

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 25 of 28 ADC Simulation Results 10-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb SNR decreases by only 1.2 dB as a function of phase imbalance

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 26 of 28 ADC Simulation Results 10-bit ADC model: DNL = ± 0.5 lsb, INL = ± 1 lsb ENOB decreases by only 0.19 bits as a function of phase imbalance

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 27 of 28 Conclusion  A simulation environment has been developed that allows the analogue front-end of a digital payload to be modelled.  Simulation results suggest that actual device amplitude and phase imbalances from standard product COTS baluns have limited impact on the dynamic performance of an ADC.  Parameters such as 3dB bandwidth and flatness over the frequency range of interest maybe more important from a Systems/Payload perspective.

This document is the property of Astrium. It shall not be communicated to third parties without prior written agreement. Its content shall not be disclosed. AMICSA 08: Slide 28 of 28 Future Work  We are about to characterise a selection of COTS baluns using a VNA to measure the amplitude and phase imbalance …..  These will then be used to convert a single-ended signal to a differential ADC input to correlate the measured data from actual hardware with simulation results.