Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2 Mother Board Design Status Exogam Collaboration Abderrahman BOUJRAD GANIL France.

Slides:



Advertisements
Similar presentations
Prometeo Workshop on Front-end electronics for gamma and complementary detector systems 17 th -18 th November 2011 – IFIC (Valencia) Diego Barrientos.
Advertisements

1 of 24 The new way for FPGA & ASIC development © GE-Research.
ATCA LLP CARRIER BLOCK DIAGRAMS LAST UPDATE 09/05/2007.
8xADC AMC board Tomasz Klonowski Warsaw University of Technology PERG – ISE
ESODAC Study for a new ESO Detector Array Controller.
A scalable DAQ system using the DRS4 sampling chip H.Friederich 1, G.Davatz 1, U.Hartmann 2, A.Howard 1, H.Meyer 1, D.Murer 1, S.Ritt 2, N.Schlumpf 2 1.
An ATCA and FPGA-Based Data Processing Unit for PANDA Experiment H.XU, Z.-A. LIU,Q.WANG, D.JIN, Inst. High Energy Physics, Beijing, W. Kühn, J. Lang, S.
Detector Array Controller Based on First Light First Light PICNIC Array Mux PICNIC Array Mux Image of ESO Messenger Front Page M.Meyer June 05 NGC High.
XUP Virtex-5 Development System January XUP Virtex52 Introducing XUPV5-LX110T A powerful and versatile platform packaged and priced for Academia!
Implementation of DSP Algorithm on SoC. Mid-Semester Presentation Student : Einat Tevel Supervisor : Isaschar Walter Accompaning engineer : Emilia Burlak.
1 Design of the Front End Readout Board for TORCH Detector 10, June 2010.
System Architecture A Reconfigurable and Programmable Gigabit Network Interface Card Jeff Shafer, Hyong-Youb Kim, Paul Willmann, Dr. Scott Rixner Rice.
31st July 2008AIDA FEE Report1 AIDA Front end electronics Report July 2008 Progress Virtex5 FPGA choice Milestones for prototype delivery.
9th October 2008AIDA FEE progress report P.J.Coleman-Smith 1 AIDA Frontend Electronics progress report. Mezzanine to FEE64 connection. Mezzanine Layout.
“ Analyzer for 40Gbit Ethernet “ (Bi-semestrial project) Executers: פריד מחאג ' נה Farid Mahajna Husam Kadan חוסאם קעדאן Instructor:
Digital Radio Receiver Amit Mane System Engineer.
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
Prototype of the Global Trigger Processor GlueX Collaboration 22 May 2012 Scott Kaneta Fast Electronics Group.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
OPTO Link using Altera Stratix GX transceiver Jerzy Zieliński PERG group Warsaw.
Typical Microcontroller Purposes
Prototype Test of SPring-8 FADC Module Da-Shung Su Wen-Chen Chang 02/07/2002.
Instytut Fizyki Jądrowej im. Henryka Niewodniczańskiego Polskiej Akademii Nauk Electronics for PARIS Searching for optimum solution Piotr Bednarczyk.
Hall A DAQ status and upgrade plans Alexandre Camsonne Hall A Jefferson Laboratory Hall A collaboration meeting June 10 th 2011.
Ancillary Detectors Working Group Agata Week/GSI, 23 Feb Integration of ancillaries with DAQ Goal Context Specifications, modes Design Schedule &
NEDA collaboration meeting at IFIC Valencia, 3rd-5th November 2010 M. Tripon EXOGAM2 project Digital instrumentation of the EXOGAM detector EXOGAM2 - Overview.
Coupling Neutron Detector array (NEDA) with AGATA The AGATA Front-End processing Electronics & DAQ The AGATA Trigger and Synchronization (GTS) Coupling.
Understanding Data Acquisition System for N- XYTER.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser Dariusz Makowski, Technical University of Łódź LLRF review, DESY, 3-4 December 2007 Advanced.
LNL 1 SLOW CONTROLS FOR CMS DRIFT TUBE CHAMBERS M. Bellato, L. Castellani INFN Sezione di Padova.
1 Abstract & Main Goal המעבדה למערכות ספרתיות מהירות High speed digital systems laboratory The focus of this project was the creation of an analyzing device.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
Hall D Online Meeting 28 March 2008 Fast Electronics R. Chris Cuevas Group Leader Jefferson Lab Experimental Nuclear Physics Division System Engineering.
Frank Lemke DPG Frühjahrstagung 2010 Time synchronization and measurements of a hierarchical DAQ network DPG Conference Bonn 2010 Session: HK 70.3 University.
Summary talk of Session 6 - Electronics and Interfacing to AD DAQ - Mechanics for the Demonstrator for the AD ancillary detector integration team: for.
Part A Presentation Implementation of DSP Algorithm on SoC Student : Einat Tevel Supervisor : Isaschar Walter Accompanying engineer : Emilia Burlak The.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
12GeV Trigger Workshop Christopher Newport University 8 July 2009 R. Chris Cuevas Welcome! Workshop goals: 1.Review  Trigger requirements  Present hardware.
Towards a 7-module Micromegas Large TPC prototype 1 D. Attié, P. Baron, D. Calvet, P. Colas, C. Coquelet, E. Delagnes, M. Dixit, A. Le Coguie, R. Joannes,
Agata Week – LNL 14 November 2007 LLP ATCA Carrier Status M. Bellato on behalf of the LLP Carrier Working Group.
A commercially available digitization system Fotiou Andreas Andreas Fotiou.
D. Attié, P. Baron, D. Calvet, P. Colas, C. Coquelet, E. Delagnes, R. Joannes, A. Le Coguie, S. Lhenoret, I. Mandjavidze, M. Riallot, E. Zonca TPC Electronics:
NEDA collaboration meeting Neutron and light charged particle detector-arrays as complementary detectors for the future European large gamma-arrays AGATA,
1 Status of Validation Board, Selection Board and L0DU Patrick Robbe, LAL Orsay, 19 Dec 2006.
S.Anvar, V.Gautard, H.Le Provost, F.Louis, K.Menager, Y.Moudden, B.Vallage, E.Zonca, on behalf of the KM3NeT consortium 1 IRFU/SEDI-CEA Saclay F
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
Mai 31th 2011 Christophe Beigbeder PID meeting1 ETD meeting Test setup : Activities in Bari, Univ of Maryland and at Orsay Test setup : Activities in Bari,
KM3NeT Offshore Readout System On Chip A highly integrated system using FPGA COTS S. Anvar, H. Le Provost, F. Louis, B.Vallage – CEA Saclay IRFU – Amsterdam/NIKHEF,
Vladimir Zhulanov for BelleII ECL group Budker INP, Novosibirsk INSTR2014, Novosibirsk 2014/02/28 1.
DHH Status Igor Konorov TUM, Physics Department, E18 PXD DAQ workshop Münzenberg –June 9-10, 2011.
MobiDick4 progress report Carlos Solans. Introduction MobiDICK is a complete test bench for super-drawers Will be used during the maintenance in the long.
DOM Electronics (Digital Optical Module) 1 WPFLElectronics PPMDOM ElectronicsF. Louis.
Firmware and Software for the PPM DU S. Anvar, H. Le Provost, Y.Moudden, F. Louis, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2011 March 30.
ODE Workshop, LIP, 08/04/05 SRP: Current Status Irakli MANDJAVIDZE DAPNIA, CEA Saclay, Gif-sur-Yvette, France.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
DAQ ACQUISITION FOR THE dE/dX DETECTOR
Front-end Electronic for a neutrino telescope : a new ASIC SCOTT
Test Boards Design for LTDB
Front-end and VME / VXI readout electronics for ASICs
Production Firmware - status Components TOTFED - status
Update on CSC Endcap Muon Port Card
DCH FEE 28 chs DCH prototype FEE &
TELL1 A common data acquisition board for LHCb
Large Area Endplate Prototype for the LC TPC
CoBo - Different Boundaries & Different Options of
Commodity Flash ADC-FPGA Based Electronics for an
Interfacing Data Converters with FPGAs
AGATA WEEK Uppsala 7-11 July 2008
TELL1 A common data acquisition board for LHCb
Presentation transcript:

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2 Mother Board Design Status Exogam Collaboration Abderrahman BOUJRAD GANIL France

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad EXOGAM2  Agenda  NUMEXO2_P1  Design goals  Status  NUMEXO2_P2  Introduction  Block diagrams  Status

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P1-Design Goals  Early prototype: NUMEXO2 Phase 1  a simple digitizer (14 bits /100MHz) without GTS  The design goals were essentially three fold :  Validation of the critical components, particularly the FADC Ads6244  Validation of the PowerPC architecture for Slow Control and data readout flow  Testing and validation of the analysis tools developed by the GAP (Groupe d’Acquisition pour la Physique)

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P1 The NIM digitizer prototype (phase1)

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P1 - Status  Better Knowledge on PowerPC Architecture & Embedded Linux  Peripherals: SRAM, SDRAM, Flash, SPI, UART, Ethernet  Conversion chain (14b / 100 MHz & 200 MHz)  validated  14b / 100 Mhz, NUMEXO2_P1  14b / 200Mhz, ML605 Xilinx Evaluation Kit  for NEDA  Vigru (Analysis tools)  validated   Energy Algorithms (MWD) & trigger concept  validated  Knowledge on high speed serial links  validated

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2-Introduction NUMEXO2 Phase 2 (NUMEXO2_P2) : full digitizer & GTS implementation  16 Channels digital conversion system  Mezzanine card concept  more flexibility  Up to 16 Triggers,Time Stamping and Clock tree  PCI Express (4x) for NEDA and ADONIS  High counting rate ( 50 to 100 KHz)

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2-Introduction  NUMEXO2 phase 2 started on February 24, 2011  The Architecture is now completely defined  CAD was shared between the different contributors :  GANIL, IPNO, IFJPAN  Firmware developments :  PCIexpress, IP_oscilloscope  IPNO / Orsay  ADC_Interface_IP  HIL / Warsaw  Gts_leaf_IP  IFJPAN / krakow

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2- Bloc Diagram ADC Logic -FADC samples collection -Digital Processing -Trigger -Data formatting -Inspection control PPC Common Logic GTSFanin ADC Logic Interface Clocks (Local & Recovered) Delay Line Optical Link Flash (Linux) PROM (VHDL) PROM (VHDL) Ethernet Gigabit PCIe (4 Lane) DACs (Test, control, inspection) Serial link DDR2 Mux 4 2*FADC 14 bits 200MHz FIFO RAW DATA (event parameters) Samples

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2 Virtex5 Block diagram IFJPAN krakow IUAC New Delhi GANIL Caen IPNO Orsay HIL Warsaw

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2 assignment of Virtex5 banks PCIe GTS Iserdes Parallel data GTS FIFO_PCIe GTS Preliminary

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2 Virtex6 Block diagram GANIL Caen IPNO Orsay

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2 assignment of Virtex6 banks

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2-Firmware Status  The architecture is approved  Elements such as the DDR2, the flash, Ethernet, PCI Express 8X (developed by IPNO), the serial bus (RS232, SPI and IIC) and the serial link for data recovery for NEDA and ADONIS were implemented in the PPC440 architecture  It remains the implementation of GTS and data readout on V5:  GTS IPs (Global Trigger Systems, Dulny & Czermak / IFJPAN)  Clock recovery IP developed by ET (IUAC)  Data readout IP (Radeck, HIL)

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2 - CAD Status  90 % of CAD is done but need to be verified :  The embedded Linux CAD (DDR2,Flash, ethernet…) associated to the PPC 440 is done  GANIL  The CAD for the GTS features  GANIL & IFJPAN  The CAD associated to the Virtex6 and its peripherals is done  GANIL  CAD of PCI Express and its peripherals  IPNO  CAD of power management almost finished  GANIL

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad Principal IPs => validated on numexo2_P1 & on the Xilinx ML605 evaluation kit RTL view from SYNPLIFY PRO synthesis tool ISERDES EnergyEmbedded Histogram NUMEXO2_P2 V6 Firmware

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2 – Energy visualisation  = LSB = mV Embedded logic analyser

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad EXOGAM clover CM2DM signal box ML605 Co60 source spectrum FWHM = MeV CSP output MWD output FADC MHz + MWD NUMEXO2_P2 - Co60 spectrum

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2-Digital TDC TEST BENCH

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2 - Digital TDC Resolution obtained with the vernier alone without the DFC

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2- Front and Back sides FRONT SIDE BACK SIDE

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad FRONT SIDE BACK SIDE NUMEXO2_P2- mother card Implementation The implementation of the components on the motherboard is in progress

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad NUMEXO2_P2- mezzanine card positions

Prometeo Workshop (Valencia) November 17-18, 2011 A. Boujrad  Thank you for your attention