Implement a 2x2 MIMO OFDM-based channel measurement system (no data yet) at 2.4 GHz Perform baseband processing and digital up and down conversion on Nallatech.

Slides:



Advertisements
Similar presentations
1 PIANO+ OTONES WP3 SIGNAL PROCESSING ALGORITHMS.
Advertisements

VSMC MIMO: A Spectral Efficient Scheme for Cooperative Relay in Cognitive Radio Networks 1.
Qi Wang July 3rd, Mobile Communication Seminar.
Overview and Basics of Software Defined Radios INSTRUCTOR: Dr. George Collins By Praveen Kumar Chukka
a By Yasir Ateeq. Table of Contents INTRODUCTION TASKS OF TRANSMITTER PACKET FORMAT PREAMBLE SCRAMBLER CONVOLUTIONAL ENCODER PUNCTURER INTERLEAVER.
Design and Realization of HF Station Prototype
01/10/2013 Ebro Observatory, October 1st, 2013 New Technology involved in SWING: Software Radio and HF Links A.L. Saverino A.Capria, F.Berizzi, M. Martorella,
3. Digital Implementation of Mo/Demodulators
1 Peak-to-Average Power Ratio (PAPR) One of the main problems in OFDM system is large PAPR /PAR(increased complexity of the ADC and DAC, and reduced efficiency.
1 EQ2430 Project Course in Signal Processing and Digital Communications - Spring 2011 On phase noise and it effect in OFDM communication system School.
1 Synchronization for OFDMA System Student: 劉耀鈞 Advisor: Prof. D. W. Lin Time: 2006/3/16.
A SINGLE FREQUENCY GPS SOFTWARE RECEIVER
Connectivity Lab University of California, Berkeley Location and Timing with C/A code in GPS Wanbin Tang Jan 24, 2007.
ANTENNA Subthreshold Transmitter Implementation for Low Power Sensor Platform Gordon D. Burgett Joseph A. Duperre III Rajesh Garg, Ph.D. Student Dr. Sunil.
Wireless communication channel
Software Defined Radio Brad Freyberg, JunYong Lee, SungHo Yoon, Uttara Kumar, Tingting Zou Project Description System Design The goal of our project is.
SDR System Level Test Challenges and Measurement Solutions.
TAP Channel Measurement Fundamentals, Goals, and Plans.
HIAPER Cloud Radar Transceiver Exciter Receiver Oscillators High-Powered Amplifier Calibration Exciter Receiver Oscillators High-Powered Amplifier Calibration.
BY MD YOUSUF IRFAN.  GLOBAL Positioning System (GPS) receivers for the consumer market require solutions that are compact, cheap, and low power.  This.
Anthony Gaught Advisors: Dr. In Soo Ahn and Dr. Yufeng Lu Department of Electrical and Computer Engineering Bradley University, Peoria, Illinois May 7,
work including Performance of DSP-based TX-RX emulator Contribution to WP2 and WP3 Daniele Borio, Laura Camoriano, Letizia Lo Presti.
Doc.: IEEE /211r2 Submission September, 2000 Jeyhan Karaoguz, Broadcom CorporationSlide 1 Project: IEEE P Working Group for Wireless Personal.
Student: Vikas Agarwal Guide: Prof H S Jamadagni
Digital Pulse Amplitude Modulation (PAM)
An improved combined symbol and sampling clock synchronization method for OFDM systems 指導老師 : 黃文傑, 高永安 姓名 : 吳政修.
Orthogonal Frequency Division Multiplexing - OFDM
The GNU in RADIO Shravan Rayanchu. SDR Getting the code close to the antenna –Software defines the waveform –Replace analog signal processing with Digital.
QPSK Acoustic Software Radio Orr Srour & Naftali Zon Under the supervision of Ami Wiesel.
Ultra-Wideband Research and Implementation By Jarrod Cook and Nathan Gove Advisors: Dr. Brian Huggins Dr. In Soo Ahn Dr. Prasad Shastry.
1 Lab. 13 SISO Wireless System I  In a typical communication system, receiving starts with synchronization.  For a packet-based system, it includes –
The World Leader in High-Performance Signal Processing Solutions Design a Clock Distribution for a WCDMA Transceiver System CSNDSP 2006 Session: B.11 Systems.
Presented by: Sohaib Malik.  A radio whose functionality can be changed by changes in only the software  Key feature: ◦ Reprogramability ◦ Reusability.
The inner receiver structure applied to OFDM system Advisor: Yung-an kao Student: Chian Young.
Casper 2010Marc Torres Part 2: Building blocks for the next generation.
Digital Phase Control System for SSRF LINAC C.X. Yin, D.K. Liu, L.Y. Yu SINAP, China
Milos Milosevic Synchronization with DMT Modulation Milos Milosevic The University of Texas at Austin ESPL Milos Milosevic The University of Texas at Austin.
Student: Vikas Agarwal Guide: Prof H S Jamadagni
Final Presentation Winter Barak Shaashua Barak Straussman Supervisor: Idan Shmuel.
Prof. Brian L. Evans Dept. of Electrical and Computer Engineering The University of Texas at Austin EE345S Real-Time Digital Signal Processing Lab Fall.
Wireless communication Emmanuel Gyebison. Transmission Signals must be converted into digital values, using a circuit called ADC (Analog to Digital Converter),
Scanning FM Receiver SOC FPGA Design Lab Project by Marc Chiesa.
Doc.: IEEE /1014r0 Submission September 2004 Pangan Ting, CCL/ITRISlide 1 Partial Proposal for n: ITRI Preamble Specification Yung-Yih Jian,
Digital Transceiver Implementation
1 Lab. 12 Signal transmission with two boards  The system: –Use DSP to conduct processing in this lab. DigitalAnalog a(n)a(n) DigitalAnalog DAC ADC PC.
Poster Winter Barak Shaashua Barak Straussman Supervisor: Idan Shmuel.
Doc.: IEEE /0205r0 Submission Jan 2015 Shiwen He, Haiming Wang Slide 1 Time Domain Multiplexed Pilots Design for IEEE802.11aj(45 GHz) SC PHY Authors/contributors:
1 Lab. 11 Modulation/demodulation with RF module  The system: Digital Analog  a(n)a(n) Filter Digital Digital filter (SRRC) Digital Analog  Filter Digital.
1 Lab. 10 Signal transmission with RF module  The system: –Use DSP to conduct processing in this lab. DigitalAnalog a(n)a(n) DigitalAnalog DAC ADC PC.
1 Design and Implementation of GPS Receiver (Module 6) In current competitive environment, with product life cycles measured in months, getting it right.
Introduction to OFDM and Cyclic prefix
Doc.: IEEE /1014r2 Submission September 2004 Pangan Ting, CCL/ITRISlide 1 Partial Proposal for n: ITRI Preamble Specification Yung-Yih Jian,
90° 1 LO ° 2 LO LO 90° ° 3 LO 4.
PHY Design Considerations for af
Design and implementation of a frequency hopping transceiver on a sdr kit Phase-V
Simulink Implementation of a Cable Modem
Klaus Witrisal Signal Processing and Speech Communication Lab
Modulation and OFDM.
Digital Pulse Amplitude Modulation
Field Measurements of 2x2 MIMO Communications
February 2004 Project: IEEE P Working Group for Wireless Personal Area Networks (WPANs) Submission Title: [Compromise for UWB Interoperability –
QPSK System Design and Simulation: Laboratory Manual
FDMA WUR Generation Date: Authors: May 2018 Month Year
UWB Receiver Algorithm
Source: [Yafei Tian, Chenyang Yang, Liang Li ]
Partial Proposal for n: ITRI Preamble Specification
Date Submitted: [March, 2007 ]
Preambles for MIMO channel estimation
HNS Proposal for n Physical Layer
Synchronization with DMT Modulation
Presentation transcript:

Implement a 2x2 MIMO OFDM-based channel measurement system (no data yet) at 2.4 GHz Perform baseband processing and digital up and down conversion on Nallatech Xtreme DSP Kits using System Generator tools Integrate DSP Kits with National Instruments radios for amplification and analog up and down conversion Download large amounts of received data to a PC over PCI interface in practical amount of time Have a fully operational system by September 2004

IFFT Cyclic Suffix Upconvert to IF Upconvert to 2.4 GHz (using NI radios) Low Pass Filter Symbol

IFFT Cyclic Suffix Upconvert to IF Upconvert to 2.4 GHz (using NI radios) Low Pass Filter Symbol 64 point streaming IFFT Adjustable length from compliant 60 tap root raised cosine with 5x oversampling Upconvert to 25 MHz carrier Analog upconversion performed in NI Radios

Coarse Sync. Symbol timing Fine timing PLL Low Pass Filter Downconvert To Baseband FFT De-Suffix Estimate Channel

Coarse Sync. Symbol timing Fine timing PLL Low Pass Filter Downconvert To Baseband FFT De-Suffix Estimate Channel Length 48 correlator implemented as FIR Tracks phase of 15 MHz carrier tone, using FIR loop filter Downconvert from 15 MHz carrier 60 tap root raised cosine FIR Discard cyclic suffix samples Length 64 streaming FFT

Filter –Root raised cosine filter, FCC compliant –Found proper filter order –Performed sufficient oversampling to smooth DAC output. Cyclic suffix –Able to add cyclic suffix of adjustable length –Synchronized with IFFT to allow for unequal samples in, samples out Associate FPGA clock with correct carrier frequency (IF) –Clock the FPGA at 100 MHz –Upconvert 20 MHz (RF BW) wide baseband signal to 25 MHz (IF) Connection between the FPGA and the radio –Connected D/A converter to NI radios –Successful tests verified on spectrum analyzer + Oscilloscope

2 antennas need 2 different preambles for individual synchronization –Current implementation only accounts for single transmit antenna –Transmitters are timing synchronized but have nondeterministic phase –We require orthogonal pilot tones –Also require orthogonal short sequences with good correlation properties Generating frames containing both preamble and measurement signals –Currently beginning integration –Must be able to accommodate long preamble to insure packet detection and synchronization in measurements –Must be able to adjust cyclic suffix length according to symbol and channel type

Packet detection: detect the presence of a packet by correlating short training symbols The coarse frequency estimation: use the spacing between correlation peaks to provide a rough carrier estimate to PLL Design of Phase Locked Loop: robust to 16 kHz offset in 15 MHz carrier and integrated with coarse frequency estimator FPGA clock: run the FPGA at 60 MHz for 20 MHz wide signal arriving at 15 MHz center frequency

Symbol timing recovery and sampling frequency mismatches –Must be able to advance/retreat periodically in order to match transmitter and receiver sample times to symbol lengths –Good symbol timing is essential to FFT performance Complex channel estimation: On chip or off? –Complex algorithms on chip allow us to download less data –Performing channel estimation offline allows more thorough analysis Integrate synchronization with signal processing –Demodulate using PLL output –Estimate symbol timing using short symbol correlation –Estimate Tx sample times from PLL and correlation

Transmitter –able to transmit single channel input –still need to implement multiple channel inputs –still need to develop measurement signal input Receiver –still need to integrate coarse synchronization, PLL, and down-stream processor to have a fully functional receiver –still need to tune the parameters of the synchronization block for packet detection and PLL convergence –still need to implement multiple channel outputs