MICE Electronics Update Mice Target Workshop – Dec 2010 P J Smith James Leaver.

Slides:



Advertisements
Similar presentations
Use of COTS Drop-in Replacement Designs to Solve Obsolescence of Electronic Components in Military Systems Willow Ridge Loop Orlando, FL
Advertisements

Melting Probe IWF-EXP/ÖAW GRAZ Size: 40 x 40 x 195 mm Mass w/o electronics Calculated: 450g Measured: 350g, 3m tether Main Components Cable.
TileCal Optical Multiplexer Board 9U VME Prototype Cristobal Cuenca Almenar IFIC (Universitat de Valencia-CSIC)
MICE Target Electronics, DAQ and BPS MICE/ISIS Target Meeting 17 th September 2010 P J Smith – University of Sheffield.
The MICE target and the ISIS BPS system By Edward Overton 1.
Oscilloscope Watch Teardown. Agenda History and General overview Hardware design: – Block diagram and general overview – Choice of the microcontroller.
Motor Control Lab Using Altera Nano FPGA
MICE Electronics Upgrade P J Smith (University of Sheffield) J Leaver (Imperial College) 17 th June 2009.
GOLD Status and Phase-1 Plans Andi E. & Uli S. Uli Schäfer 1.
Status of Electronics and Control System P J Smith University of Sheffield 20 th August 2009.
JEM upgrades and optical data transmission to FEX for Phase 1 Andi E. & Uli S. Uli Schäfer 1.
MICE Target Electronics & DAQ Update P J Smith University of Sheffield 2 nd December 2009.
MICE Electronics & DAQ P J Smith University of Sheffield.
Another 3U unit to be attached to top of here yet! (3U unit provides a few more LED’s and the IO to the FPGA board. It will also provide space for an additional.
MICE Target Report Chris Booth (for target team) Sheffield 7 th May 2009.
Status of Electronics & Control System P J Smith University of Sheffield 16/12/2009.
Design of a Control Workstation for Controller Algorithm Testing Aaron Mahaffey Dave Tastsides Dr. Dempsey.
Target Control Electronics Upgrade 08/01/2009 J. Leaver P. Smith.
Target Controller Electronics Upgrade Status P. Smith J. Leaver.
PH/DT MCP & MNO NEW MAGNET SAFETY SYSTEM HARDWARE Sylvain Ravat PH-DT Xavier Pons PH-DT.
Spring semester (4/2009) High Speed Signal Processing Board Design By: Nir Malka, Lior Rom Instructor: Mike Sumszyk הטכניון - מכון טכנולוגי לישראל הפקולטה.
The printed circuit board (PCB) design
Upgrade developments in Clermont-Ferrand Romeo Bonnefoy and François Vazeille Tilecal upgrade meeting (CERN, 13 June 2014) ● Handling tools ● Deported.
Wir schaffen Wissen – heute für morgen 24 August 2015PSI,24 August 2015PSI, Paul Scherrer Institut Status WP 8.2 RF Low Level Electronic Manuel Brönnimann.
Some Test Result about Current Sensor
Viking Pump Flow Manager - Phase 2 Senior Design May
Lab 3 page 1 ENT-DIGI-210 Lab 3 Notes ©Paul Godin Updated September 2007.
Microwave Amplifier Design Blog by Ben (Uram) Han and Nemuel Magno Group 14 ENEL 434 – Electronics 2 Assignment
12/09/2015Sheffield University 1 Target Electronics Recap - Decision has been made to rebuild the target electronics control system so that it is upgraded.
Saverio Minutoli INFN Genova 1 T1 Electronic status Electronic items involved: Anode Front End Card Cathode Front End Card Read-Out Control card Slow Control.
1 Warsaw University of Technology Faculty of Electronics and Information Technology Institute of Electronic Systems HARDWARE SIMULATOR of the high-resolution.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
MICE Target Mechanism P J Smith University of Sheffield MICE CM 18 RAL June 2007.
S A Griffiths Target Review Jan 2009 Target Electrical / Control Schematic HexBridge Power electronics Interface PSU Capacitor Bank Local Control Interface.
Part A Presentation High Speed Digital Signal Lab Students: Lotem Sharon Yuval Sela Instructor : Ina Rivkin.
ECE 477 DESIGN REVIEW TEAM 2  FALL 2011 Members: Bo Yuan, Yimin Xiao, Yang Yang, Jintao Zhang.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
Main Board Status MB2 v1 for FATALIC & QIE 10/06/2015Roméo BONNEFOY - LPC Clermont1 Roméo BONNEFOY François Vazeille LPC Clermont-Ferrand.
Linac Marx Modulator Update Trevor Butler 5/20/2015.
MICE MICE Target Mechanism Control Electronics Upgrade P J Smith – University of Sheffield James Leaver – Imperial College 2 nd March 2009.
24/10/2015Sheffield University 1 Target Electronics Recap - Decision has been made to rebuild the target electronics control system so that it is upgraded.
Status of installed target Preparation of “demonstrator” target Chris Booth Sheffield 25 th January 2008.
An Unobtrusive Debugging Methodology for Actel AX and RTAX-S FPGAs Jonathan Alexander Applications Consulting Manager Actel Corporation MAPLD 2004.
1 Outline Firmware upgrade of the HV_LED_DAC boards. HV Status Bits board. Status of the board integration into the LHCb TFC system. CALO HV system and.
CMS ECAL End Cap Meeting CERN 18 Oct to 22 Oct ECAL End Cap High Voltage and Fibre Optic Monitoring Systems Progress. Progress on High Voltage and.
Status report on the development of a readout system based on the SALTRO-16 chip Leif Jönsson Lund University LCTPC Collaboration Meeting
Final Presentation Winter Final Presentation Winter Students Naftali Weiss Nadav Melke Instructor Mony Orbach Duration Single Semester.
Acquisition Crate Design BI Technical Board 26 August 2011 Beam Loss Monitoring Section William Vigano’ 26 August
John Coughlan Tracker Week October FED Status Production Status Acceptance Testing.
Bart Hommels (for Matthew Wing) EUDET ext. steering board JRA3 DAQ System DAQ System Availability updates: – DIF: Detector Interface – LDA:
Target Commissioning Target installed in ISIS “Demonstrator” target in R78 Initial commissioning plans Chris Booth Sheffield 11 th February 2008.
1 BROOKHAVEN SCIENCE ASSOCIATES Power Supply Status George Ganetis Power Supply Status ASAC Review October 22-23, 2009.
Programme for “Target 3” – test of alternative bearing materials (from Jason Tarrant) –Drawing updates by 11 th November –Bearings: Material approval –
TPC electronics Status, Plans, Needs Marcus Larwill April
9/12/2003Ivan Hruska1 First box prototype –Box design in July ‘03 –Box produced during August ’03 Tested last week in few fingers Small changes necessary.
1 Status of Validation Board, Selection Board and L0DU Patrick Robbe, LAL Orsay, 19 Dec 2006.
Notes on visit to Rome 28/04/2014 Christian Joram Szymon Kulis Samir Arfaoui.
Status of Vertical Test Stand at RRCAT P Shrivastava, P Mohania,D.Baxy, Vikas Rajput S C Joshi, S Raghavendra,S K Suhane RRCAT, Indore November 26, 2012.
Developing a Sonar Sub-System for a Submarine to Obtain Time Delays between Received Signals Gary Eades Dy Eang Diana Fuertes 12/04/2007 ECE4884 L03 Dr.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
Target Installation Plan
Development of T3Maps adapter boards
PyBAR Firmware Structure and Operation Experience
Injectors BLM system: PS Ring installation at EYETS
BCTW calibration status and future
WP02 PRR: Master Oscillator and RF Reference Distribution
Storage Networking Protocols
AQT90 FLEX Service Training
Presented by: ANDREW COOK, Chief Engineer, CEO
Combiner functionalities
Presentation transcript:

MICE Electronics Update Mice Target Workshop – Dec 2010 P J Smith James Leaver

MICE General Overview Phase 1: The target controller in R78 appears to have worked well during the testing. There are a couple of minor issues that need resolving but nothing critical Phase 2 All the Test boards have been completed and they worked as expected including firmware on FPGA. We are currently on the final design for the two daughter-boards that will connect to the FPGA. The Power Supply has been manufactured and is ready for testing – this needs to come back to Sheffield. The schedule seems ok, which is good given the number of distractions... 21/12/20102P J Smith - University of Sheffield

MICE Test Boards We built and tested two test boards before designing the final daughter-boards. Test board 1 was a Digital/Analogue converter that tested SPI functionality across two boards. The idea is that this circuit will give an analogue output of the target position. Precision DAC and stable voltage reference to prevent long term drift. –Enabled some familiarity to be gained with designing multilayer PCB’s on a non-critical board. –Tested the VHDL implementation of an SPI interface. The circuit was tested with the serial interface (SPI) running at 8 Mhz – the circuit passed all testing 21/12/20103P J Smith - University of Sheffield

MICE Test Boards Test Board 2 was a new version of the optical amplifier circuit used to convert the optical signal coming from the target’s optical block. We built a single channel that has several new digital features that allow much better control over the analogue components. Note that three such channels are required on the final version. Digital features are controlled over an SPI interface with FPGA. The interface was tried and tested on breadboard. As the analogue circuit works at a relatively relatively low frequency we could get away with this. SPI interface tested to 6 MHz. We had some small adapter circuits made from another PCB manufacturer for use on Test Board 2– these were much cheaper. The quality was good and so we have had the Power Supply PCBs manufactured by this company. 21/12/20104P J Smith - University of Sheffield

MICE BPS We are going to follow the recommendations of ISIS and monitor the following parameters of every target actuation: Target Start Position Target Minimum Position (Apex of target trajectory) Time to Minimum Position Time of Actuation This will be done by having an upper and lower limit for each of these parameters loaded into a register in the FPGA. If any one of these parameters exceeds the limits then this will throw an BPS error. Cabling for the BPS signal has been installed into the target rack in the MLCR. Just awaiting our FPGA based signal. 21/12/20105P J Smith - University of Sheffield

MICE BPS BNC – BPS1 BNC – BPS2 BNC – ISIS CR N.O. Relay contacts on my controller PCB From Mark’s BPS To ISIS Control Room Monitoring only - Single Line 3 separate firmware signals from FPGA switch 3 relays. Closed Contacts = Signal Good Open Contacts = BPS Error 21/12/20106P J Smith - University of Sheffield

MICE Power Supply Power Supply PCB’s designed and manufactured. First board has been stuffed and will shortly be returned to Sheffield for testing. (Large copper area was problematic for small irons at Sheffield) 21/12/2010P J Smith - University of Sheffield7 The boards have a small amount of damage on two corners – customs/bad packaging? But doesn’t look like it has got through to the copper layers so these boards should be fine.

MICE Daughter-Boards The idea behind the daughter boards is to move the circuitry that is currently on veroboard onto pcb’s. Once card will contain most of the analogue circuitry (DC1) and the other card will contain most of the digital circuitry (DC2) At the same time we shall add some additional functionality. We’re also changeing the IC’s where necessary for logical compatibility with 3V3 that the FPGA uses. The design for both cards is now complete and in both cases we are routing the pcb’s Daughter Card 1 Daughter Card 2 21/12/20108P J Smith - University of Sheffield

MICE Example - DC2 21/12/2010P J Smith - University of Sheffield9 6 layer board – routing approximately 30% complete. Note that there is still al large number of components to be added to the board

MICE Schedule I’ve added a new line on the bottom for making two identical controllers at stage 2 – 1 month addition but shouldn’t delay current schedule. Given that we are loosing James will there be a transitional period of learning the software? 21/12/201010P J Smith - University of Sheffield

MICE Phase 3 I’m starting to think tentatively about Phase 3... We would like Ed to design the new DAQ for phase 3 under my supervision. Ed is currently becoming familiar with FPGAs/VHDL. This will present a good opportunity to transfer some knowledge on the functioning of the target. This should free me up to start looking at improving the control algorithms – necessary for increasing the acceleration/reducing bearing wear. 21/12/201011P J Smith - University of Sheffield