Another 3U unit to be attached to top of here yet! (3U unit provides a few more LED’s and the IO to the FPGA board. It will also provide space for an additional.

Slides:



Advertisements
Similar presentations
ARM development environment Modified Content Philips LPC2106 ARM chip ARM target board PSPad customised development environment Troubleshooting.
Advertisements

= Answer shown here in 5 seconds Question ? here Decimal test study session … Each two space bar touches starts a new question. The answer will appear.
MICE Target Electronics, DAQ and BPS MICE/ISIS Target Meeting 17 th September 2010 P J Smith – University of Sheffield.
The MICE target and the ISIS BPS system By Edward Overton 1.
Integrated Circuits Laboratory Faculty of Engineering Digital Design Flow Using Mentor Graphics Tools Presented by: Sameh Assem Ibrahim 16-October-2003.
MICE Electronics Upgrade P J Smith (University of Sheffield) J Leaver (Imperial College) 17 th June 2009.
JEM upgrades and optical data transmission to FEX for Phase 1 Andi E. & Uli S. Uli Schäfer 1.
MICE Target Electronics & DAQ Update P J Smith University of Sheffield 2 nd December 2009.
MICE Electronics & DAQ P J Smith University of Sheffield.
MICE Electronics Update Mice Target Workshop – Dec 2010 P J Smith James Leaver.
Type Name here Type Name here Type your name or course name here.
Digital Camera Integration Presented by: Anna Vigil Electronics Engineering Technology Colorado State University-Pueblo.
Status of Electronics & Control System P J Smith University of Sheffield 16/12/2009.
Uli Schäfer JEM0 (*) JEM0 Hardware : overview, history, and status JEM0 Firmware : algorithms, status JEM – plans and timescale (*) Module0 specifications.
Combinational Logic Discussion D2.5. Combinational Logic Combinational Logic inputsoutputs Outputs depend only on the current inputs.
FPGAs and IRRADIATED FPGAs for the LHCb UPGRADE Bin Gui, Ray Mountain.
Target Controller Electronics Upgrade Status P. Smith J. Leaver.
“Power Supply” Controls Voltage Difference in Voltage is set Output Current is “as requested” by attached device.
DIGITAL DESIGN WITH VHDL Exercise 1 1Muhammad Amir Yousaf.
Target: To know number bonds to 10. Learning your number bonds to 10 helps you with your addition + and subtraction -
Figure 1.1 The Altera UP 3 FPGA Development board
Advanced Digital Circuits ECET 146 Week 3 Professor Iskandar Hack ET 221B,
Washing Machine SolutionsAffordable Intelligent Motion SenseTile Hardware Design Review 1 CASL, UCD, 12 December Confidential mSemicon & UCD 29/08/2015.
12/09/2015Sheffield University 1 Target Electronics Recap - Decision has been made to rebuild the target electronics control system so that it is upgraded.
FPGA IRRADIATION and TESTING PLANS (Update) Ray Mountain, Marina Artuso, Bin Gui Syracuse University OUTLINE: 1.Core 2.Peripheral 3.Testing Procedures.
Comments on Lab #4 Annotating Timing Diagrams Draw viewer’s attention to the points you are trying to show / verify –Important output states glitch or.
Advanced Digital Circuits ECET 146 Week 4 Professor Iskandar Hack ET 221G,
1 Introduction to Xilinx ISL8.1i Schematic Capture and VHDL 1.
15 Jun Digital Video Transfer Results (WP2).
24/10/2015Sheffield University 1 Target Electronics Recap - Decision has been made to rebuild the target electronics control system so that it is upgraded.
SEABAS DAQ development for T3MAPS Readout Abhijeet Sohni (with – Max Golub, Raymond Mui and Sean Zhu) Fall Quarter 2014.
Making Python Pretty!. How to Use This Presentation… Download a copy of this presentation to your ‘Computing’ folder. Follow the code examples, and put.
Type your question here. Type Answer Type your question here. Type Answer.
Current (recycler) timing/trigger system appears to be sufficient for TeV BPMs - add injection event to beam sync - TSG FPGAs nearly full, but dropping.
Bart Hommels (for Matthew Wing) EUDET ext. steering board JRA3 DAQ System DAQ System Availability updates: – DIF: Detector Interface – LDA:
André Augustinus 16 June 2003 DCS Workshop General Purpose Monitor.
PACS IBDR 27/28 Feb 2002 Digital Processing Unit1/16 DPU PRESENTATION R.Orfei & S. Pezzuto CNR- IFSI.
MP3 recommendations from June 2013-Feb 2014 Arjan Verweij on behalf of the MP A. Verweij, LSC meeting 7/2/2014 One of the tasks of the MP3 is.
This shows CIS17 and the first day introduction..
Julie Prast, Calice Electronics Meeting at LAL, June 2008 Status of the DHCAL DIF Detector InterFace Board Sébastien Cap, Julie Prast, Guillaume Vouters.
Chris Booth & Paul Smith Sheffield 16 th August 2007 MICE Target Installation.
1 Divide large numbers Example 639 ÷ 3 Set out the working like this: 3 2 Then the tens Start with the hundreds 639 ÷ 3 = ÷ 3 = 1 6 ÷ 3 = 2.
Operations Management - Problems Students cannot play HW Requirements Self-RegistrationSW requirements Upload by Paris SW Capacity Internet connection.
Outline Upgrade status of the ECAL/HCAL HV control mezzanine board;  Firmware design,  Setup for making functional tests and validation FPGA firmware.
Welcome !! Mr. Ward 5 th Grade Please open the folder on your child’s desk and read the letter your child has written. Please write them back.
Category Name $100100$100100$100100$ $200200$200200$200200$ $300300$300300$300300$ $400400$400400$400400$ $ Category Name.
Integrating Advantech PCI I/O cards into EPICS. Outline ANTARES computer control and data acquisition systems architecture STAR computer control and data.
9/29/2016E. Hazen - oSLB1 HO Trigger Links ● oSLB produced (69 pieces) – First few tested (by me) -- seem OK – Production testing to be done by student.
Test Boards Design for LTDB
AMC13 T1 Rev 2 Preliminary Design Review E. Hazen Boston University
Adding and Subtracting Integers (Positive and Negative Numbers)
Markus Friedl (HEPHY Vienna)
Warm-up/Review.
You’re the God of this city
How to access your work from home or another computer
Status of the DHCAL DIF Detector InterFace Board
Activities so far Meeting at Imperial, Paul and Matt
Electronics for Physicists
Next steps - with notes from during the meeting 24 March 2016
ECET 405Possible Is Everything/tutorialrank.com
ECET 405Education for Service/tutorialrank.com
USB Project (22nd July) Ian Coulter.
Electronics for Physicists
Warm Up : April 29th Why are you required to align the teaching unit you’re building to a Common Core Standard? Why are you required to use a critical.
SoLID HGC Update Zhiwen Zhao 2016/01/13.
Jeopardy Topic 1 Topic 2 Topic 3 Topic 4 $100 $100 $100 $100 $200 $200
Design of Digital Circuits Lab 8 Supplement: Full System Integration
The QUIET ADC Implementation
LIU BWS Firmware status
GBAR Update!
Presentation transcript:

Another 3U unit to be attached to top of here yet! (3U unit provides a few more LED’s and the IO to the FPGA board. It will also provide space for an additional FPGA board - Phase 3)

All BNCs/Optical Outputs now wired (Note: not yet tested!) ‘D’ Connectors yet to be wired

BACK FRONT DC1DC2 FPGA

Independent Board Tests – DC1 – digital functionality tested and good but SPI/Analogue functionality not tested (This requires the complete system to test) – DC2 – All digital IO tested and appears good. (Static DC testing) System – All boards as shown in photos power up OK but no firmware yet tested. Wiring to LED’s, BNC’s etc not yet tested. ‘D’ connectors are still to be wired. Third 3U unit to be added – minimal IO on this. – Awaiting an answer on the current requirement for Relays on BPS – it could be a couple of weeks before I have an answer as M. Arnold on A/L. – When I’ve completed the wiring I need to create a map between the VHDL and the physical HW. I will then be in a position to try and download the target control firmware to the FPGA. Hopefully this will be sometime next week, which will permit some initial basic testing of the HW to be done. (No target actuations yet though!) – I will then need to code some additional firmware to permit methodical and thorough testing of the daughter boards functionality. – SW updates to GUI. I will need to liaise with Matt on this but from discussions no problems are foreseen.