MSD Group induction Meeting on 19 October 2007. What is MSD Group Academic Members (7): –A.Bystrov, E.G. Chester, J.N. Coleman, D.J.Kinniment, A.M. Koelmans,

Slides:



Advertisements
Similar presentations
Careers In Academia – How to beat the competition! June Kay Careers Development Consultant.
Advertisements

G-Number 1 Challenges and Opportunities for Technion and the Israeli Chip Industry Avinoam Kolodny EE Department Technion – Israel Institute of Technology.
Supporting further and higher education Supporting Digital Preservation and Asset Management in Institutions eSPIDA event University of Glasgow 11 February.
Questions for PhD training. The wind-up.. EPSRC commit to maintain DTA funding In flat cash Looking for strategic use at University level By 2007.
VLSI Curriculum Workshop
1 Computer Engineering Department College of Computer Sciences and Engineering Tuesday 18 November 2008 King Fahd University of Petroleum & Minerals.
Department of Computer Science and Electrical Engineering.
Careers In Academia – Making Successful Applications
Strong Error Detection for Control Units Against Advanced Attackers Kahraman Daglar Akdemir Advisor: Berk Sunar Electrical and Computer Engineering MOTIVATION.
EPortfolio and Personal Development Planning Richy Hetherington Development Coordinator Simon Cotterill Senior Research Associate.
DSI Division of Integrated Systems Design Research Institute for Applied Microelectronics (IUMA) IUMA Mission The Research Institute for Applied Microelectronics.
COE Labs Objectives and Benefits. General Objectives 1.Students’ training using state-of-the-art facilities through course labs 2.Enable world-class research.
Spring 08, Jan 15 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
Spring 07, Jan 16 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
A. A. Jerraya Mark B. Josephs South Bank University, London System Timing.
ENEE 644 Dr. Ankur Srivastava Office: 1349 A.V. Williams URL: Computer-Aided Design of.
Budapest University of Technology & Economy Department of Electron Devices.
WORK PROGRAMME 2014 – 2015 Topic ICT 9: Tools and Methods for Software Development Odysseas I. PYROVOLAKIS European Commission DG CONNECT Software & Services,
The Erik Jonsson School of Engineering and Computer Science Ph.D. in CS/SE at UTD Balaji Raghavachari Department of Computer Science University of Texas.
Commonwealth Engineering Design (CED) Academy Learning K-12 Science through Engineering Design and Manufacturing.
MCS Business Profile Yr Copyright (C) MCS 2013, All rights reserved. 2 MCS Business Focus MCS Business Profile MCS has a business.
ELEC516/10 course_des 1 ELEC516 VLSI System Design and Design Automation Spring 2010 Course Description Chi-ying Tsui Department of Electrical and Electronic.
ESCAPE-15, 31 May 2005 Postgraduate Training and Research in PSE/CAPE through the European Marie Curie Programme Michael Georgiadis Imperial College London,
COMPUTER SCIENCE LYNDA THOMAS – SENIOR LECTURER, ACADEMIC ADVISOR.
AGENDA Welcome and introductions Brief introduction to PSI Mobile Technical Overview Demonstration Q and A Next Actions.
International Master of Science Program in System-on-Chip (SoC) Design at KTH SoC Masters Axel Jantsch Royal Institute of.
Introduction to Computer and Programming CS-101 Lecture 6 By : Lecturer : Omer Salih Dawood Department of Computer Science College of Arts and Science.
Welcome to the University of Leicester
OverviewOverview – Preparation – Day in the Life – Earnings – Employment – Career Path Forecast – ResourcesPreparationDay in the LifeEarningsEmploymentCareer.
MCS Business Profile Yr Copyright (C) MCS 2013, All rights reserved. 2 MCS Business Focus MCS Business Profile MCS has a business.
What is a Learning Advisor and what do they do? October 2009 LEARNING SOLUTIONS.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Michał Bochenek Work Package 3: On-Detector Power.
Using Mathematica for modeling, simulation and property checking of hardware systems Ghiath AL SAMMANE VDS group : Verification & Modeling of Digital systems.
ENG3050 Embedded Reconfigurable Computing Systems General Information Handout Winter 2015, January 5 th.
Towards the future (1) The Organisations (Before the TCS) Seven Layer Communications Small, innovative company with excellent experience in software development.
Dr. Alireza Ghorshi Dr. Mohammad Mortazavi Dr. Mohammad Khansari Dr. Alireza Nemany Pour.
Laboratory of Integrated Systems Polytechnic School University of São Paulo Polytechnic School University of São Paulo.
11 Workshop on Information Technology March Shanghaï CONFIDENTIAL Architectures & Digital IC design.
Building An Academic Career
2/6/2003IDEAL-IST Workshop, Christos P. Sotiriou, ICS-FORTH 1 IDEAL-IST Workshop Christos P. Sotiriou, Institute of Computer Science, FORTH.
Research Activities and Vision at IIT Kharagpur on Embedded Electronic Systems presented by S. Mukhopadhyay, Electrical Engineering, I.I.T. Kharagpur.
KFUPM-COE Industrial Advisory Council Meeting 31/5/ Department of Computer Engineering (COE) College of Computer Sciences and Engineering (CCSE)
CSE 494: Electronic Design Automation Lecture 2 VLSI Design, Physical Design Automation, Design Styles.
VAN HOAI TRAN FACULTY OF COMPUTER SCIENCE & ENGINEERING HCMC UNIVERSITY OF TECHNOLOGY AAOS 2008 Open Grid Computing Architecture.
Page 1 Reconfigurable Communications Processor Principal Investigator: Chris Papachristou Task Number: NAG Electrical Engineering & Computer Science.
ELEC692/04 course_des 1 ELEC 692 Special Topic VLSI Signal Processing Architecture Fall 2004 Chi-ying Tsui Department of Electrical and Electronic Engineering.
The Erik Jonsson School of Engineering and Computer Science Dissertation and beyond: Ph.D. in CS/SE at UTD Dr. Balaji Raghavachari Department of Computer.
Adopting a Business Facing Approach: Case of Engineering School Reza Sotudeh Head of School of Electronic, Communication and Electrical Engineering University.
National Center for Supercomputing Applications Barbara S. Minsker, Ph.D. Associate Professor National Center for Supercomputing Applications and Department.
1 Direction scientifique Networks of Excellence objectives  Reinforce or strengthen scientific and technological excellence on a given research topic.
1 Overview of EPSRC Strategy The Future of HCI in the UK 14 th June 2007 Claire Hinchliffe.
MAPLD 2005/254C. Papachristou 1 Reconfigurable and Evolvable Hardware Fabric Chris Papachristou, Frank Wolff Robert Ewing Electrical Engineering & Computer.
Strengthening the IST Research Capacity of Sofia University October 2008 Expert panel workshop “Definition of ICT Research, technology, development.
EPSRC Mathematical Sciences Programme David Harman - Programme Manager 3 rd April 2007 – HoDoMS.
Department of Electrical and Electronic Engineering The micro group The micro group is formed by academic staff from the EE and the CS department that.
EE 201C Modeling of VLSI Circuits and Systems Chapter 1 Introduction
CS151 Introduction to Digital Design Noura Alhakbani Prince Sultan University, College for Women.
The Engineering and Physical Sciences Research Council Funding (EPSRC)
Campus Texas STaR Chart Presentation for Los Fresnos HS Technology Leadership EDTC Project 2 Jaime Villarreal.
EPortfolios: Potentials from a European Perspective Angela Baker ePortfolio Manager European Institute for E-Learning ePortfolio & Talent Management Odense.
Tyndall National Institute Confidential Document | Dated : April : 2012 Tyndall National Institute Confidential Document | Dated : April :
1 Digital Logic Design (41-135) Introduction Younglok Kim Dept. of Electrical Engineering Sogang University Spring 2006.
ICT 25 Generic micro- and nano-electronic technologies Marc Boukerche DG CONNECT, A.4 Components.
Gopakumar.G Hardware Design Group
ELEC 7770 Advanced VLSI Design Spring 2016 Introduction
IEEE Council on Electronic Design Automation Sani R
ELEC 7770 Advanced VLSI Design Spring 2014 Introduction
Teaching Functional Verification
ELEC 7770 Advanced VLSI Design Spring 2012 Introduction
ELEC 7770 Advanced VLSI Design Spring 2010 Introduction
Presentation transcript:

MSD Group induction Meeting on 19 October 2007

What is MSD Group Academic Members (7): –A.Bystrov, E.G. Chester, J.N. Coleman, D.J.Kinniment, A.M. Koelmans, G.Russell, A.Yakovlev Research Associates (6): –F.P. Burns, F. Xia, D. Sokolov, D. Shang, J.Murphy, H. Ramakrishnan 25+ postgraduate research students Links to other groups in the school (NanoMicroElectronics, Comms&SP, PowerDrivesMachines) and CS school (Concurrency and Security Groups)

Agenda (1) Group's research directions and vision for the future (2) Research projects and grants (3) Further grant applications (4) Miscelleneous external collaborations (5) Industrial links (6) Work on research papers (7) Conferences and workshops (inc. ASYNC'08 and NOCS'08) (8) Training Courses (Europractice) (9) CAD tools and training (MSD CAD Users Group) (10) Team work in the group: Ras+PhDs, later years PhDs + first year PhDs, involvement of MSc's and undegraduates (11) Career prospects

Research directions and vision for future 1. Microelectronic Systems Design and Test as a whole (incl. Advanced Processor Design) 2. Asynchronous (Self-Timed) and Mixed Synchronous- Asynchronous (GALS) systems 3. Design Automation for Asynchronous Systems (System and logic synthesis and verification) 4. Off-line and On-line Testing (Built-in, On-line, Concurrent Error Detection) 5. On-chip Time Measurement for Deep-Submicron 6. Synchronisation, Synchroniser Design (metastability analysis and characterisation) 7. Hardware design for security (balancing, randomisation, differential power analysis and fault analysis, countermeasures) 8. Process, Device and Circuit Variability Modelling and Characterisation

Current Research Grants Current EPSRC portfolio: (1) "Synchronizer Reliability in the Next Generation of SoC" £219,200 (2005-8), collab. with Intel Strategic Research Labs (2) "Next Generation of Interconnection Technology for Multiprocessor SoC" £ 293,570 (2005-8), collab. with Univ. So’ton and MBDA UK (3) "Secure circuit design" £ 526,124 (2004-7), collab. with Atmel Smart Card ICs –Follow-up, “Secure Design Flow”, has started Oct 2007 (end 2010) (4) “Self-timed Event Processor" £ 371,922 ( ), collab. With MBDA UK (5) “Self-timed Datapath synthesis” £311,649 ( ), Collab. With Uni. Manchester and Silistix UK (6) “EDA tools for strained Si CMOS cell libraries with variability models” £159,357 ( )

Areas for further grant applications 1.Next Generation Energy-Harvesting Electronic Systems – joint research proposal with So’ton, Imperial and Bristol, involving research on: Novel micro-generator and transducer electronics EH-aware computational electronics New CAD tool support for EH electronic systems 2.Adaptive and Reconfigurable Networks on Chips – possible joint proposal with Imperial College To address issues of optimal adaptation to parametric instabilities for future Systems on Chip 3.Elastic Logic Synthesis – joint proposal with So’ton To address issues of low (dynamic and static) power consumption, and interconnect variations in an automatic flow using concepts of GALS and Elastic data processing

Key External Collaborations Within UK: –Microelectronic Design Community: Manchester, So’ton, Cambridge, Imperial, Leicester –Industrial: Atmel, Silistix, MBDA International: –Async Design Community: Barcelona, Turin, Boston –Industrial: Intel, Sun, Elastix

Industrial Links and examples Different levels of collaboration –Methodological, review meetings etc (MBDA, Silistix) –Technology transfer, examples, case studies, experiments (Atmel, Intel) –Help with fabrication and tools (Sun) –Consultancy and R&D projects (Elastix) –General interest, Letters of Support (all of the above, plus Cadence, Sharp) –Student placement (Sharp LE)

Work on research papers Research Papers is the main output from our research activity. Important factors: Research Assessment Exercise, Group track record, Individual CVs Typical publication line: Tech Report, Conference, Journal Typical line for PhDs: Year 1 – TRs, Year 2- Conf, Year 3- Journal Conf papers are typically deadline driven Key Journals to target: IEEE Transactions on CAD, VLSI, Computers, CAS, IEEE Journal of SSC, IET Proceedings CDT etc.

Conferences and workshops Key conferences: ASYNC, NOCS, DATE, DAC, ICCAD, PATMOS, ICCD, IOLTS, CHES Staff are members of TPCs of many of those Publications Training and Knowledge transfer Networking with other people and peers But … Travel budget is limited: –Research grants mostly –Some small support from school, Hence it is important to gain max impact from conf. attendance!

Training Courses Europractice courses: –RAL –IMEC Tutorials within conferences: –DATE –DAC

For example:

CAD Tools and Training MSD CAD Users Group (Enzo and Robin coordinators) Wiki Materials Lectures (UG and MSc) and Coursework –Embedded Systems –Digital Electronics –EDA Tools for VLSI –Async and Low Power systems

Team Work in the Group RAs+PhDs (e.g. research grants) Later years PhDs + first year PhDs (mini projects) Master-Apprentice situation: –Idea, problem formulation level (Academic, RA) –Method level (RA, PhD senior) –Implementation level (PhD) Involvement of MSc's and undergraduates –Individual and group projects, study projects

Career Prospects …. E.g. JOB VACANCY at PII PIPELINE SOLUTIONS LTD: ELECTRONICS DESIGN ENGINEER The World’s economies rely upon the transmission of oil and gas through millions of kilometres of high pressure steel pipelines. Protecting these “life-blood” assets is our business. This requires the most sophisticated NDT technologies applied to robotic inspection systems. These systems travel autonomously through the pipelines sampling thousands of sensors every few millimetres, over distances of up to 1000km. Processing and capturing all this data requires innovative engineering solutions, especially on the electronics design front. PII is the World leader in the development of these inspection systems, known as intelligent pigs. We now have a vacancy for an Electronics Design Engineer within the Engineering Department at Cramlington, Northumberland.