HCAL Trigger Primitive Generator Tullio Grassi University of Maryland September 2004.

Slides:



Advertisements
Similar presentations
Status of the CTP O.Villalobos Baillie University of Birmingham April 23rd 2009.
Advertisements

TileCal Electronics A Status Report J. Pilcher 17-Sept-1998.
The LAr ROD Project and Online Activities Arno Straessner and Alain, Daniel, Annie, Manuel, Imma, Eric, Jean-Pierre,... Journée de réflexion du DPNC Centre.
The First-Level Trigger of ATLAS Johannes Haller (CERN) on behalf of the ATLAS First-Level Trigger Groups International Europhysics Conference on High.
CMS Week Sept 2002 HCAL Data Concentrator Status Report for RUWG and Calibration WG Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
CMS ESR. May, 2004 HCAL TriDAS 1 HCAL TPG Status Tullio Grassi University of Maryland May 2004.
06-Dec-2004 HCAL TriDAS 1 TriDAS Status HCAL Group.
28 August 2002Paul Dauncey1 Readout electronics for the CALICE ECAL and tile HCAL Paul Dauncey Imperial College, University of London, UK For the CALICE-UK.
06-Dec-2004 HCAL TriDAS 1 TriDAS Status HF Luminosity HF Trigger Slicing.
DSP online algorithms for the ATLAS TileCal Read Out Drivers Cristobal Cuenca Almenar IFIC (University of Valencia-CSIC)
HTR status Tullio Grassi Univ. of Maryland Feb 2004.
Drew Baden, UMD Nov HCAL Trigger/Readout CMS/Tridas November 2000 Drew Baden, Tullio Grassi University of Maryland.
HCAL FIT 2002 HCAL Data Concentrator Status Report Gueorgui Antchev, Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
Uli Schäfer 1 JEM1: Status and plans power Jet Sum R S T U VME CC RM ACE CAN Flash TTC JEM1.0 status JEM1.1 Plans.
CMS Electronics Week November Electronics Issues Drew Baden University of Maryland USCMS HCAL.
Data Acquisition Software for CMS HCAL Testbeams Jeremiah Mans Princeton University CHEP2003 San Diego, CA.
28 June 2004 ATLAS SCT/Pixel TIM FDR/PRR Martin Postranecky TIM OVERVIEW1 ATLAS SCT/Pixel TIM FDR/PRR 28 June 2004 Physics & Astronomy HEP Electronics.
FDR of the End-cap Muon Trigger Electronics 1/Mar./04 1 Slice Test (SLT) of TGC electronics Introduction Simulation Trigger part SLT Wire Wire and Signal.
October 1st th Workshop on Electronics for LHC Experiment at Amsterdam 1 Beam Test Result of the ATLAS End-cap Muon Level-1 Trigger Chikara Fukunaga.
Global Trigger H. Bergauer, K. Kastner, S. Kostner, A. Nentchev, B. Neuherz, N. Neumeister, M. Padrta, P. Porth, H. Rohringer, H. Sakulin, J. Strauss,
CF 8/June/2003 ATLAS muon week in Gallipoli 1 The 1 st Beam Test of TGC electronics at H8 in May/June ‘03 Chikara Fukunaga on behalf of TGC electronics.
Hadron Calorimeter Readout Electronics Calibration, Hadron Calorimeter Scintillator Upgrade, and Missing Transverse Momentum Resolution due to Pileup Zishuo.
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
RPC PAC Trigger system installation and commissioning How we make it working… On-line software Resistive Plate Chambers Link Boxes Optical Links Synchronization.
Claudia-Elisabeth Wulz Institute for High Energy Physics Vienna Level-1 Trigger Menu Working Group CERN, 9 November 2000 Global Trigger Overview.
Status of the CSC Track-Finder Darin Acosta University of Florida.
September 8-14, th Workshop on Electronics for LHC1 Channel Control ASIC for the CMS Hadron Calorimeter Front End Readout Module Ray Yarema, Alan.
Summary of CSC Track-Finder Trigger Control Software Darin Acosta University of Florida.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
Claudia-Elisabeth Wulz Anton Taurok Institute for High Energy Physics, Vienna Trigger Internal Review CERN, 6 Nov GLOBAL TRIGGER.
W. Smith, DOE/NSF Review, August, 2006 CMS Trigger - 1 SORT ASICs (w/heat sinks) EISO Bar Code Input DC-DC Converters Clock delay adjust Clock Input Oscillator.
Rome 4 Sep 04. Status of the Readout Electronics for the HMPID ALICE Jose C. DA SILVA ALICE.
28/03/2003Julie PRAST, LAPP CNRS, FRANCE 1 The ATLAS Liquid Argon Calorimeters ReadOut Drivers A 600 MHz TMS320C6414 DSPs based design.
Ideas about Tests and Sequencing C.N.P.Gee Rutherford Appleton Laboratory 3rd March 2001.
Status of NA62 straw electronics Webs Covers Services Readout.
CERN, 18 december 2003Coincidence Matrix ASIC PRR Coincidence ASIC modifications E.Petrolo, R.Vari, S.Veneziano INFN-Rome.
Trigger Commissioning Workshop, Fermilab Monica Tecchio Aug. 17, 2000 Level 2 Calorimeter and Level 2 Isolation Trigger Status Report Monica Tecchio University.
Track-Finder Test Beam Results Darin Acosta. Darin Acosta, University of Florida 30 July 2004 Trigger Meeting CSC Beam Test (Muon Slice Test) ME.
Update on the project - selected topics - Valeria Bartsch, Martin Postranecky, Matthew Warren, Matthew Wing University College London CALICE a calorimeter.
S. Durkin, CMS EMU Meeting U.C. Davis Feb. 25, DMB Production 8-layer PC Board, 2 Ball-Grid Array FPGA’s, 718 Components/Board 550 Production Boards.
Common test for L0 calorimeter electronics (2 nd campaign) 4 April 2007 Speaker : Eric Conte (LPC)
LKr readout and trigger R. Fantechi 3/2/2010. The CARE structure.
18/05/2000Richard Jacobsson1 - Readout Supervisor - Outline Readout Supervisor role and design philosophy Trigger distribution Throttling and buffer control.
LHC CMS Detector Upgrade Project RCT/CTP7 Readout Isobel Ojalvo, U. Wisconsin Level-1 Trigger Meeting June 4, June 2015, Isobel Ojalvo Trigger Meeting:
1 Status of Validation Board, Selection Board and L0DU Patrick Robbe, LAL Orsay, 19 Dec 2006.
Feb 2002 HTR Status CMS HCal meeting at FIT Feb. 7-9, 2002 Tullio Grassi University of Maryland.
August 24, 2011IDAP Kick-off meeting - TileCal ATLAS TileCal Upgrade LHC and ATLAS current status LHC designed for cm -2 s 7+7 TeV Limited to.
25 Sept 2001Tullio Grassi From MAPLD2001 ( space community conference ) Major causes of failures.
Sergio Vergara Limon, Guy Fest, September Electronics for High Energy Physics Experiments.
The LHCb Calorimeter Triggers LAL Orsay and INFN Bologna.
E. Hazen - Detector Systems1 HCAL Initialization Cooling it Down!
EPS HEP 2007 Manchester -- Thilo Pauly July The ATLAS Level-1 Trigger Overview and Status Report including Cosmic-Ray Commissioning Thilo.
K + → p + nn The NA62 liquid krypton electromagnetic calorimeter Level 0 trigger V. Bonaiuto (a), A. Fucci (b), G. Paoluzzi (b), A. Salamon (b), G. Salina.
HO / RPC Trigger Links Optical SLB Review E. Hazen, J. Rohlf, S.X. Wu Boston University.
ATLAS calorimeter and topological trigger upgrades for Phase 1
Alberto Valero 17 de Diciembre de 2007
CMS EMU TRIGGER ELECTRONICS
Calorimeter Trigger Synchronization in CMS,
TTC system and test synchronization
Regional Cal. Trigger Milestone: Major Production Complete
HCAL Configuration Issues
8-layer PC Board, 2 Ball-Grid Array FPGA’s, 718 Components/Board
The First-Level Trigger of ATLAS
Regional Cal. Trigger Milestone: Production & Testing Complete
Trigger M&O Progress -- Florida, Rice, UCLA, Wisconsin
M. Krivda for the ALICE trigger project, University of Birmingham, UK
Sector Processor Status Report
Data Concentrator Card and Test System for the CMS ECAL Readout
FED Design and EMU-to-DAQ Test
LIP and the CMS Trigger Upgrade On behalf of the LIP CMS Group
Presentation transcript:

HCAL Trigger Primitive Generator Tullio Grassi University of Maryland September 2004

Trigger-Path (simplified) Case with Sum of FE-channels E T comp 7 10 Muon bit 98 Linear and E T 1 Compr ession LUT 2 Muon 10 L1 Energy Filter INPUT LUT FE-link BCID Sum in E T “NO-SHOWER” LUT take care of cases where showers can leak into a cell and incorrectly set the muon bit. Syncroni zation FIFO WR RD

Trigger-Path Case with Sum of FE-channels E T comp 7 10 Muon bit 98 Linear and E T 1 Compr ession LUT 2 Muon 10 L1 Energy Filter INPUT LUT FE-link BCID Sum in E T “NO-SHOWER” LUT take care of cases where showers can leak into a cell and incorrectly set the muon bit. HCAL PRS group should do some simulations to evaluate the efficiency before implementing it Syncroni zation FIFO WR RD

Trigger-Path Case with Sum of FE-channels E T comp 7 10 Muon bit 98 Linear and E T 1 Compr ession LUT 2 Muon 10 L1 Energy Filter INPUT LUT FE-link BCID Sum in E T “NO-SHOWER” LUT take care of cases where showers can leak into a cell and incorrectly set the muon bit. Syncroni zation FIFO WR RD Succesfully initialized and read-back these LUTs. Storage of LUT data has been integrated with the prototype of the HCAL/EMu/Pixel Database

Trigger-Path Case with Sum of FE-channels E T comp 7 10 Muon bit 98 Linear and E T 1 Compr ession LUT 2 Muon 10 L1 Energy Filter INPUT LUT FE-link BCID Sum in E T “NO-SHOWER” LUT take care of cases where showers can leak into a cell and incorrectly set the muon bit. Subtle changes in latency, depending on the settings (see next slides) Syncroni zation FIFO WR RD

Latency of Synchronization FIFO WrClk RdClk FIFO content Links established. Some of the FIFOs can be read “immediately” after writing. 1 0

Latency of Synchronization FIFO WrClk RdClk FIFO content Latency Links established. Some of the FIFOs can be read “immediately” after writing. Channel alignement with histograms of LHC structure 1 0 n

Latency of Synchronization FIFO WrClk RdClk FIFO content Latency Links established. Some of the FIFOs can be read “immediately” after writing. Channel alignement with histograms of LHC structure 1 0 n Peak of jitter in one of the clocks.

Latency of Synchronization FIFO WrClk RdClk FIFO content Latency Links established. Some of the FIFOs can be read “immediately” after writing. Channel alignement with histograms of LHC structure Peak of jitter in one of the clocks nn + 1 Latency shift by one

Latency of Synchronization FIFO A possible solution requires a preset sequence of the FIFO: make sure the FIFO is empty (reading without writing) write 1 word read and write continously We have already tried it. PROBLEMS  Read and Write controls are in different clock domains  hard to control  Extra word increases latency Alternative solution: we send the BC0 together with the data monitoring FE-BC0 will show shift in latency reset when this happens

Improved the Test Pattern Mode SEQUENCE One Test Pattern RAM per FE-link  independent data per channel Load RAM s over VME Set a Pattern_Mode bit over VME  two-level protection still use real FE-data Send a TTC broadcast (TestEnable)  inject patterns now Run the FIFO patterns only once Use again real FE-data  can place a peak on top of real pedestals...but keep the data stored Time-stamps in the DAQ-data A VME-reg stores the BX# of the last TTC TestEnable broadcast  t.b.d. MAIN USE: bld 904

Verification We are implementing 64-bit CRC checksums to identify: firmware downloaded into FPGAs LUT content Verification will be done comparing the calculation done in software and firmware. CMS standard feature and codes ?

HTR-SLB-RCT integration in May 04 [Wisconsin] One of the problems was related to the HTR TTC messages [TX_BC0] did not reach the SLB The problem has been identified in Maryland and fixed Problem was the termination of TTCrx outputs

A technical look at TB04 Data Event counter is reliable SLINK event error rate [CRC]  0.025% Bunch counter in HTR and DCC is consistently off-by-one (problem easily understood)

Trigger Primitives in the DAQ Path While the role of the TP is to be sent to the RCT, the readout of the TP will be done through the DAQ path from HTR  DCC as part of the event subfragment. –This functionality has been defined earlier, but was seriously tested. HTR Rev4 starts up with “identity matrix” TPG Look- Up-Tables. TPGs in the data fragment use resources –for any given channel : #TPG samples + #DAQ samples  20 Tested in Maryland Who is the customer ?

Slice integration tests at H2 The testbeam environment has advantages over SX5 for initial integration tests. –High rate, structured, controllable source of particles –Easy access to adjust hardware –Focused time period for initial shakedown testing –End Oct 15 th HCAL + EMu Goals: 1.Synchronization with separate readout 2.Combined readout in single EventBuilder 3.Unified Run Control and prototype DCS systems

Slice test: Goals Prerequisite: subdetectors complete electronics validation before test –Both HCAL and EMu have had very successful testbeams already. Goals: 1.Synchronization with separate readout 2.Combined readout in single EventBuilder 3.Unified Run Control and prototype DCS systems

Slice test: Trigger and TTC EMu and HCAL will have separate TTCvi modules, with clocks derived from a common point. Control signals will come from a common HCAL TriggerBoard. Orbit signal (~930 clocks/orbit) from PCR will be used during spills. Trigger sources: 1.Scintillator coincidence (external, standard trigger) 2.EMu TrackFinder/Sector Processor (“real” trigger) 3.“Sandwich board” on HTRs – trigger from calorimeter data

Integration at SX5 (slice test 2) The magnet test period (summer 2005) provides the most comprehensive opportunity to integrate multiple subdetectors before we go underground. –Several sub-systems will be installed in the final configuration and the detector will be closed for several months. –The disruptions and dangers of active installation will be paused. –Integration with central DAQ is possible using the pre-series system installed in the Green Barrack.

HTR board production Feb 2004: 3 HTRs received:small changes necessary July 2004: 6 HTRs assembled:assembly yield was low: 4/6 Sept 2004: sending out 6 HTRs to a different assembly house Full production before December 2004