EM-sensitive components on semiconductor chips Modern RF circuits often feature on-chip inductors required by circuit design –Operating frequencies are.

Slides:



Advertisements
Similar presentations
Johanson Technology Inc Calle Tecate Camarillo, CA 93012
Advertisements

Suspended Substrates and Their Applications in High Speed Communications By Ron Miller, Consultant, Signal Integrity Design, GHz Data, Newark California.
Fisica Generale - Alan Giambattista, Betty McCarty Richardson Copyright © 2008 – The McGraw-Hill Companies s.r.l. 1 Chapter 20: Electromagnetic Induction.
EKT 441 MICROWAVE Communications
On-chip inductance and coupling Zeynep Dilli, Neil Goldsman Thanks to Todd Firestone and John Rodgers for providing the laboratory equipment and expertise.
On-chip Inductors: Design and Modeling UMD Semiconductor Simulation Lab March 2005.
Law of Electromagnetic Induction
Adapted from Digital Integrated Circuits, 2nd Ed. 1 IC Layout.
Cutnell/Johnson Physics 8th edition
The Wire Scaling has seen wire delays become a major concern whereas in previous technology nodes they were not even a secondary design issue. Wire parasitic.
EEE340Lecture : Inductances and Inductors L is the inductance of the circuit. It depends on the shape of the circuit. A circuit that has inductance.
An Impulse-Response Based Methodology for Modeling Complex Interconnect Networks Zeynep Dilli, Neil Goldsman, Akın Aktürk Dept. of Electrical and Computer.
An Impulse-Response Based Methodology for Modeling Complex Interconnect Networks Zeynep Dilli, Neil Goldsman, Akın Aktürk Dept. of Electrical and Computer.
Microwave Interference Effects on Device,
An Impulse-Response Based Methodology for Modeling Complex Interconnect Networks Zeynep Dilli, Neil Goldsman, Akın Aktürk Dept. of Electrical and Computer.
SISPAD ’06 A 3-D Time-Dependent Green’s Function Approach to Modeling Electromagnetic Noise in On-Chip Interconnect Networks Zeynep Dilli, Neil Goldsman,
An Impulse-Response Based Methodology for Modeling Complex Interconnect Networks Zeynep Dilli, Neil Goldsman, Akın Aktürk Dept. of Electrical and Computer.
An Impulse-Response Based Methodology for Modeling Complex Interconnect Networks Zeynep Dilli, Neil Goldsman, Akın Aktürk Dept. of Electrical and Computer.
LDMOS for RF Power Amplifiers
『Microwave Device』 Term Project High Q, 3D Inductors for RF-IC
Through Silicon Vias EECS713 Daniel Herr.
RF MEMS devices Prof. Dr. Wajiha Shah. OUTLINE  Use of RF MEMS devices in wireless and satellite communication system. 1. MEMS variable capacitor (tuning.
Inductance and Inductors
Radio-Frequency Effects in Integrated Circuits
ECE 424 – Introduction to VLSI Design
2013 DAC Designer/User Track Presentation Inductor Design for Global Resonant Clock Distribution in a 28-nm CMOS Processor Visvesh Sathe 3, Padelis Papadopoulos.
P ERFORMANCE E NHANCEMENT F OR S PIRAL I NDCUTORS, D ESIGN A ND M ODELING E FE Ö ZTÜRK.
FOWLER CHAPTER 12 LECTURE 12 TRANSFORMERS. TRANSFORMERS CHAPTER 12 TRANSFORMERS ARE MULTIPLE WINDING INDUCTORS. WORK ON THE PRINCIPLE OF MUTUAL INDUCTANCE.
On-Chip Inductance Extraction - Concept & Formulae – 2002
Power Lines The power transmission line is one of the major components of an electric power system. Its major function is to transport electric energy,
EM Effects on Semiconductor Devices, Gates and Integrated Circuit Interconnects Dept. of Electrical and Computer Engineering, UMCP Neil Goldsman Collaborators:
EE 4345 Chapter 6 Derek Johnson Michael Hasni Rex Reeves Michael Custer.
CMOS Analog Design Using All-Region MOSFET Modeling 1 CMOS Analog Design Using All-region MOSFET Modeling Chapter 3 CMOS technology, components, and layout.
ECE & TCOM 590 Microwave Transmission for Telecommunications Introduction to Microwaves January 29, 2004.
Measurement of Integrated PA-to-LNA Isolation on Si CMOS Chip Ryo Minami , JeeYoung Hong , Kenichi Okada , and Akira Matsuzawa Tokyo Institute of Technology,
Transmission Lines No. 1  Seattle Pacific University Transmission Lines Kevin Bolding Electrical Engineering Seattle Pacific University.
EE141 © Digital Integrated Circuits 2nd Wires 1 Digital Integrated Circuits A Design Perspective The Interconnect Jan M. Rabaey Anantha Chandrakasan Borivoje.
Magnetic Flux and Faraday’s Law of Induction
My Chapter 20 Lecture Outline.
11/22/2004EE 42 fall 2004 lecture 351 Lecture #35: data transfer Last lecture: –Communications synchronous / asynchronous –Buses This lecture –Transmission.
CMOS Fabrication nMOS pMOS.
VLSI Design Lecture 3: Parasitics of CMOS Wires Mohammad Arjomand CE Department Sharif Univ. of Tech. Adapted with modifications from Harris’s lecture.
1 Interconnect/Via. 2 Delay of Devices and Interconnect.
Prof R T KennedyEMC & COMPLIANCE ENGINEERING 1 EET 422 EMC & COMPLIANCE ENGINEERING.
MAGNETICALLY COUPLED NETWORKS
By Nasir Mahmood.  The NoC solution brings a networking method to on-chip communication.
1 Overview of Fabrication Processes of MOSFETs and Layout Design Rules.
Interconnect/Via.
Nanometer Technology © Copyright 2002, Fairview Ridge Partners, LLC All Rights Reserved Nanometer Technology AKI Expert Session.
Modern VLSI Design 3e: Chapter 3 Copyright  1998, 2002 Prentice Hall PTR Topics n Wire delay. n Buffer insertion. n Crosstalk. n Inductive interconnect.
Halliday/Resnick/Walker Fundamentals of Physics
SISPAD ’06 A 3-D Time-Dependent Green’s Function Approach to Modeling Electromagnetic Noise in On-Chip Interconnect Networks Zeynep Dilli, Neil Goldsman,
Presentation Course: Power System Presented BY: M.Hamza Usman Roll No# BSEE Date: 10, November Section(B) To: Sir, Kashif Mehmood.
LUMPED ELEMENTS ECB 3211 – RF & Microwave Engineering Module - I SOURCE: RF & Microwave Handbook, CRC Press 1.
SACE Stage 2 Physics Light and Matter Electromagnetic Waves.
Passive Integrated Elements Robert H. Caverly, Villanova University The creation of these notes was supported by a Grant from The National Science Foundation.
Chapter 21 Magnetic Induction and Chapter 22.9: Transformers.
Ground Planes, Copyright F. Canavero, R. Fantino Licensed to HDT - High Design Technology.
WEBENCH® Coil Designer
Electromagnetic Methods (EM)
Coils sharing the same magnetic flux, BA
Metal Semiconductor Field Effect Transistors
Maxwell’s Equations.
Microwave Passives Anurag Nigam.
PIN DIODE.
Magnetostatics.
FIELD EFFECT TRANSISTOR
Capacitance and RC Circuits
Lattice (bounce) diagram
ANTENNA THEORY by Constantine A. Balanis Chapter 2.13 –
Presentation transcript:

EM-sensitive components on semiconductor chips Modern RF circuits often feature on-chip inductors required by circuit design –Operating frequencies are high enough to make this feasible Increasing circuit complexity also creates other inductive components –Long transmission (bus) lines; signal/clock distribution networks…

Motivation for modeling Investigating parasitic effects –Vulnerability to external EM interference –Potential to create on-chip interference Radiation Substrate current System-on-a-chip RF circuits require on- chip inductors with high L, small area and high Q –Automated design and speedy evaluation of geometrical tradeoffs.

Issues in modeling Semiconductor substrates are conductive  unable to treat system as metal/dielectric/ground plane –New processes feature higher doping, higher conductivity Device circuits underneath metal structures display variable doping –Non-uniform substrate: n+ and p+ active regions, n-wells, p-wells, lightly doped chip substrate…

Inductor modeling---theory Modeling Approach: Divide a spiral inductor into segments and treat each current segment separately. L kk =self-inductance (external+internal) of segment k Sources: Frequency-dependent current distribution within the segment and the magnetic flux linkage to the loop formed by the segment and its return current. L kl =mutual inductance between segments k and l Sources: Magnetic flux linkage of the current in the first segment to the loop formed by the second segment and its return current. Lossy substrate effect: The return current has an effective distance into the substrate; this is frequency-dependent and can be modeled as a complex distance to account for the losses. Other frequency dependency: Skin effect in the metal; current crowding in the metal

Skin depth of semiconductor substrate Within our frequency range the skin depth will fall below our substrate thickness (around 5 GHz for p-type sub., around 2 GHz for n-well, lower for active regions)

External self-inductance ; Weisshaar et.al. showed in 2002 that an image current with a complex distance can be defined for the metal-oxide-lossy substrate system. Effective virtual ground plane distance from the signal current

Return current depth

Mutual inductance Mutual inductance: The magnetic flux created by the current on one loop linking to the area of other loop Calculate  from the magnetic vector potential and I from the current distribution; the mutual inductance between two current segments is then Frequency dependency: The signal current of a current segment and its image current both induce voltages on the “target” current segment; the distribution of the image current varies with frequency on a semiconductor substrate.

Inductor modeling---Design issues Variations in layout: –Metal layer –Length –Number of turns –Metal trace width –Metal trace spacing –Substrate doping –Shape –…

Some Results Substrate Doping Variation Overall, higher doping reduces inductance (closer return current, smaller loops) and makes it more freq-dependent (low enough doping pushes all current to bottom). Relationship between resistance and doping is not straightforward, since conductivity of substrate affects return current distribution, composition, and its frequency dependence all at the same time and these effects interact.

Inductors--- Test Chips Designed for RF-probe station measurements Manufactured through MOSIS AMIS 0.5 μm; 3 Metal layers Structures on chip 1: 1.Planar inductor on grounded poly 2.Planar inductor on n-well 3.Planar inductor on p- substrate 4.Planar inductor on n-plus 5.De-embedding structure: Open

Inductors--- Test Chips Designed for RF-probe station measurements Manufactured through MOSIS AMIS 0.5 μm; 3 Metal layers Structures on chip 1: 1.Planar inductor on pin-diode 2.Stacked inductor on p- substrate 3.Planar inductor on p-plus 4.De-embedding structure: Thru

De-embedding Open ThruDUT_full

De-embedding DUT_full: S DF  Z DF, Y DF Open: S O  Z O, Y O Thru: S T  Z T, Y T  Measured reference frame for DUT_full   -----Ref. frame after Open is taken out   ----DUT---- 

De-embedding DUT_full: S DF  Z DF, Y DF Open: S O  Z O, Y O Thru: S T  Z T, Y T Y DF-O =Y DF -Y O Y T-O =Y T -Y O  Z DF-O  Z T-O Z DUT =Z DF-O -Z T-O  Y DUT, S DUT

Inductors--- Test Chip, measurements