© 2008 Altera Corporation—Public High-Performance Embedded Computing Workshop 23-25 September 2008 Impact on High-Performance Applications: FPGA Chip Bandwidth.

Slides:



Advertisements
Similar presentations
© 2011 Altera CorporationPublic The Trends in Programmable Solutions SoC FPGAs for Embedded Applications and Hardware-Software Co-Design Misha Burich Senior.
Advertisements

A PCI Express Optical Link Based on Low-Cost Transceiver Qualified for Radiation Hardness Andrea Triossi, Diego Barrientos, Damiano Bortolato,
PCI Express® technology in 28-nm FPGAs
© 2011 Altera Corporation - Public Backplane Design and Optimization Using 28nm FPGAs Technology Roadshow 2011.
Intel: Lan Access Division Technion: High Speed Digital Systems Lab By: Leonid Yuhananov & Asaad Malshy Supervised by: Dr. David Bar-On.
FPGAs at 28nm: Meeting the Challenge of Modern Systems-on-a-Chip
© 2009 Altera Corporation— Public Cyclone III LS FPGAs.
Introspect ESP for GHz Probe Cards. What is Introspect ESP? Introspect ESP Software Host PC  Real-time signal integrity analyzer for FPGA systems  Turns.
Tektronix Confidential1 Introducing the TDS6000C Best Real-time Oscilloscope.
© 2007 Altera Corporation—Public Ladder of Business Intelligence LOBI™ Jim Cates Vice President and Chief Information Officer Altera Corporation Microsoft.
Ruggedized Camera Encoder P Logic ElementsALMRegistersM20K MemoryDSP BlocksMultipliersPLL BlocksMbits FPGAHPS High End Stratix V GX95201,437,0002,
Ethernet Bomber Stand-Alone / PCI-E controlled Ethernet Packet Generator Oren Novitzky & Rony Setter Advisor: Mony Orbach Spring 2008 – Winter 2009 Characterization.
20-24 September 2010, TWEPP, Aachen, Germany D. 1 Datao Gong On behalf of the ATLAS Liquid Argon Calorimeter Group Department of Physics,
PCI-Express Network Sniffer Characterization Presentation Project Period : 2 semesters Students: Neria Wodage Aviel Tubul Advisor: Mony Orbach 17/12/2007.
© 2010 Altera Corporation—Public DSP Innovations in 28-nm FPGAs Danny Biran Senior VP of Marketing.
© 2012 Altera Corporation—Public Floating Point Vector Processing using 28nm FPGAs HPEC Conference, Sept Michael ParkerAltera Corp Dan PritskerAltera.
A Serializer ASIC for High Speed Data Transmission in Cryogenic and HiRel Environment Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group.
Technion – Israel Institute of Technology Department of Electrical Engineering Winter 2009 Instructor Amit Berman Students Evgeny Hahamovich Yaakov Aharon.
Introduction to the Common Electrical Interface (CEI)
© 2010 Altera Corporation—Public Introducing 28-nm Stratix V FPGAs and HardCopy V ASICs: Built for Bandwidth 2010 Technology Roadshow.
© 2011 Altera Corporation—Public Introducing Qsys – Next Generation System Integration Platform AP Tech Roadshow.
2.5Gbps jitter generator Part 1 final presentation.
© 2010 Altera Corporation—Public Quickly Master SDC (Synopsis Design Constraint) Timing Analysis 2010 Technology Roadshow.
By: Oleg Schtofenmaher Maxim Fudim Supervisor: Walter Isaschar Characterization presentation for project Winter 2007 ( Part A)
© 2008 Altera Corporation—Public How to Facilitate Advanced Digital Signal Processing (DSP) Design When Facing Performance and Time-to- Market Challenges.
© 2009 Altera Corporation— Public 40-nm Stratix IV FPGAs Innovation Without Compromise.
Prototype of the Global Trigger Processor GlueX Collaboration 22 May 2012 Scott Kaneta Fast Electronics Group.
MAY T10/08-248r0 Considerations for Testing Jitter Tolerance Using the “Inverse JTF” Mask Guillaume Fortin PMC-Sierra.
OPTO Link using Altera Stratix GX transceiver Jerzy Zieliński PERG group Warsaw.
© 2008 Altera Corporation—Public Why You’ll Want to Think Altera When You Think About Your Next Embedded System.
Tutorial on using the DE2i-150 development board
GBT Interface Card for a Linux Computer Carson Teale 1.
© 2011 Altera Corporation - Public Optimizing Power and Performance in 28-nm FPGA Designs Technology Roadshow
Enabling High System Performance with Advanced Silicon and Memory IP
SRS DIGITAL C-CARD. TEST AND APPLICATIONS Mihai Cuciuc.
Using Cycle Efficiency as a System Designer Metric to Characterize an Embedded DSP and Compare Hard Core vs. Soft Core Advisor Dr. Vishwani D. Agrawal.
© 2010 Altera Corporation—Public Easily Build Designs Using Altera’s Video and Image Processing Framework 2010 Technology Roadshow.
© 2009 Altera Corporation— Public What’s New in Quartus II Software v9.0 Technical Overview SW Technical Marketing February 2009.
Cyclone III FPGA Family
High Speed Digital System Lab Spring semester project  Instructor: Mony Orbach  Students: Pavel Shpilberg Ohad Fundoianu Ohad Fundoianu.
High-Speed Serial Optical Link Test Bench Using FPGA with Embedded Transceivers Serial optical data transmission provides a solution to High Energy Physics.
© 2010 Altera Corporation—Public Modeling and Simulating Wireless Systems Using MATLAB ® and Simulink ® 2010 Technology Roadshow.
© 2008 Altera Corporation High-Quality, Deterministic Parallel Placement for FPGAs on Commodity Hardware Adrian Ludwin, Vaughn Betz and Ketan Padalia.
CHES Viktor Fischer Université Jean Monnet, Saint-Etienne, France Miloš Drutarovský Technical University of Košice,
Designing with Transceiver-Based FPGAs at 40 nm
March 9, 2005 HBD CDR Review 1 HBD Electronics Preamp/cable driver on the detector. –Specification –Schematics –Test result Rest of the electronics chain.
Presented by Jubin MITRA
Technion - Israel institute of technology department of Electrical Engineering High speed digital systems laboratory 40Gbit Signal Generator for Ethernet.
© 2010 Altera Corporation - Public Lutiac – Small Soft Processors for Small Programs David Galloway and David Lewis November 18, 2010.
Timothy O. Dickson and Sorin P. Voinigescu Edward S. Rogers, Sr. Dept of Electrical and Computer Engineering University of Toronto CSICS November 15, 2006.
High Speed Digital System Lab Final Presentation 1 semester project  Instructor: Mony Orbach  Students: Pavel Shpilberg Ohad Fundoianu.
1 The Link-On-Chip (LOC) Project at SMU 1.Overview. 2.Status 3.Current work on LOCs6. 4.Plan and summary Jingbo Ye Department of Physics SMU Dallas, Texas.
© 2007 Altera Corporation FPGA Coprocessing in Multi-Core Architectures for DSP J Ryan Kenny Bryce Mackin Altera Corporation 101 Innovation Drive San Jose,
A New Class of High Performance FFTs Dr. J. Greg Nash Centar ( High Performance Embedded Computing (HPEC) Workshop.
© 2009 Altera Corporation Floating Point Synthesis From Model-Based Design M. Langhammer, M. Jervis, G. Griffiths, M. Santoro.
© 2010 Altera Corporation—Public Using Altera FPGAs to Implement Wide Dynamic Range (WDR) Image Sensor Pipelines (ISP) and Video Analytics 2010 Technology.
Standard electronics for CLIC module. Sébastien Vilalte CTC
J. Ye SMU Joint ATLAS-CMS Opto-electronics working group, April 10-11, 2008 CERN 1 Test Results on LOC1 and Design considerations for LOC2 LOC1 test results:
LOCld – The fastest VCSEL driver in optical link for ATLAS Futian Liang USTC-IHEP, May. 3 rd, 2013.
SVD DAQ Status Koji Hara (KEK) 2012/7/19 DAQ workshop1.
Data Stream Managing Unit Intermediate Presentation Advisor : Vitaly Spector Students : Neomi Makleff Hadas Azulay Lab : High Speed Digital Systems.
© 2008 Altera Corporation—Public 40-nm Stratix IV FPGAs Innovation Without Compromise.
1 IT R&D Global Leader 고속 비디오 데이터 전송용 SerDes SoC ( 기술이전 ) 고속 비디오 데이터 전송용 SerDes SoC ( 기술이전 ) 융합부품소재연구부문 시스템반도체연구부 디지털 RF SoC 연구팀 책임연구원 박.
Exploring SOPC Performance Across FPGA Architectures Franjo Plavec June 9, 2006.
NaNet Problem: lower communication latency and its fluctuations. How?
UniBoard: Xilinx or Altera
Flexible FPGA based platform for variable rate signal generation
Altera Stratix II FPGA Architecture
Impact on High-Performance Applications: FPGA Chip Bandwidth at 40 nm
Presentation transcript:

© 2008 Altera Corporation—Public High-Performance Embedded Computing Workshop September 2008 Impact on High-Performance Applications: FPGA Chip Bandwidth at 40 nm J. Ryan Kenny Altera Corporation 101 Innovation Drive San Jose, CA 95134

© 2008 Altera Corporation—Public Altera, Stratix, Arria, Cyclone, MAX, HardCopy, Nios, Quartus, and MegaCore are trademarks of Altera Corporation 2 Best-in-Class Transceiver Lineage Stratix GX Gbps* Stratix II GX Gbps* Stratix IV GX 8.5 and 10 Gbps* Building on a solid foundation lowers risk The same analog design team improving the transceiver block through successive generations Quad architecture XAUI and GbE state machine Pre-emphasis and equalization Adaptive equalizer Dynamic reconfiguration PCI Express Gen1 and Gen2 PMA Transmit/CDR 8.5 and 10 Gbps PCI Express hard IP HyperTransport support Quad architecture XAUI and GbE state machine Pre-emphasis and equalization Adaptive equalizer Dynamic reconfiguration PCI Express Gen1 and Gen2 PMA Transmit/CDR Quad architecture XAUI and GbE state machine Pre-emphasis and equalization PMA Transmit/CDR * All transceivers operate down to 640 Mbps

© 2008 Altera Corporation—Public Altera, Stratix, Arria, Cyclone, MAX, HardCopy, Nios, Quartus, and MegaCore are trademarks of Altera Corporation ItemParameters TransceiverV OD = 0.6 V Conditions Nominal voltages: V CCHX = 3.0 V, V CCHTX = 1.4 V V CCLX = 1.1 V Temperature: 25°C Data rates/pattern6.375 Gbps, 8.5 Gbps, and 10 Gbps/on chip PRBS7 40-nm Transceiver Eye and Jitter Test Set Up

© 2008 Altera Corporation—Public Altera, Stratix, Arria, Cyclone, MAX, HardCopy, Nios, Quartus, and MegaCore are trademarks of Altera Corporation 40-nm Transceiver Eye Diagram at 8.5 and 10 Gbps Extraordinary jitter performance 8.5 Gbps 10 Gbps Pattern  PRBS 7 V OD  600 mV DJ  RJ (RMS)  1.23 ps RJ (RMS)  1.35 ps10.3 ps 8.5 Gbps 10 Gbps

© 2008 Altera Corporation—Public Altera, Stratix, Arria, Cyclone, MAX, HardCopy, Nios, Quartus, and MegaCore are trademarks of Altera Corporation Jitter Tolerance at 8.5 Gbps Jitter tolerance, 8.5 Gbps, PRBS31 40-nm PQVCEI 6-Gbps short-reach jitter mask ,000 1.E+031.E+041.E+051.E+061.E+071.E+08 Jitter frequency (Hz) Jitter amplitude (UI) 8.5-Gbps jitter tolerance curve CEI 6G short- reach jitter mask

© 2008 Altera Corporation—Public Altera, Stratix, Arria, Cyclone, MAX, HardCopy, Nios, Quartus, and MegaCore are trademarks of Altera Corporation High-Performance Applications Chip-to-chip bandwidth Chip-to-backplane Soon: Drive optical In excess of 100 Gbps (Mixture of 8.5 Gbps and Gbps) As many as 48 lanes 24 up to 8.5 Gbps 10G optical (Future)