A multi-chip board for X-ray imaging in build-up technology Alessandro Fornaini, NIKHEF, Amsterdam 4 th International Workshop on Radiation Imaging Detectors.

Slides:



Advertisements
Similar presentations
1 IWORID 2002 David San Segundo Bello Design of an interface board for the control and data acquisition of the Medipix2 chip D. San Segundo Bello a,b,
Advertisements

The ATLAS Pixel Detector
The MAD chip: 4 channel preamplifier + discriminator.
ESODAC Study for a new ESO Detector Array Controller.
Developing the Timepix Telescope Planning a Future Timepix Telescope Richard Plackett – VELO Testbeam Meeting CERN, 7th October 09.
General needs at CERN for special PCB’s Philippe Farthouat CERN.
Terra-Pixel APS for CALICE Progress meeting 10 th Nov 2005 Jamie Crooks, Microelectronics/RAL.
Mid-IR photon counting array using HgCdTe APDs and the Medipix2 ROIC
RPC Electronics Overall system diagram –At detector –Inside racks Current status –Discriminator board –TDC board –Remaining task.
Science Specification Table 12 keV keV for neutral particles 40.5 cm 2 image plane Electronic Noise 3 keV FWHM Proton Dead Layer
SPD general meeting Pixel bus and Pilot MCM Integration CERN October 8, 2002.
3D PACKAGING SOLUTIONS FOR FUTURE PIXEL DETECTORS Timo Tick – CERN
IWORID2004 Glasgow1 Design and test of a data acquisition system based on USB interface for the Medipix2 chip Università di Cagliari Sezione di Cagliari.
1 CARRIER BUS LAYOUT(a) ± 193 mm ladder1ladder mm mm Pixel chip Michel Morel EP/ED 09/ x 425µ 256 x 50µ Decoupling capacitors
VELO upgrade electronics – HYBRIDS Tony Smith University of Liverpool.
Read-out boards Rui de Oliveira 16/02/2009 RD51 WG1 workshop Geneva.
WP7&8 Progress Report ITS Plenary meeting, 23 April 2014 LG, PK, VM, JR Objectives 2014 and current status.
MEDIPIX3 TESTING STATUS R. Ballabriga and X. Llopart.
Institute of Experimental and Applied Physics Czech Technical University in Prague 11th December 2007 Michal Platkevič RUIN Rapid Universal INterface for.
-1- Current Telescope Strengths High resolution (~2.5um) Adaptability Ease of use – Currently borrowed by SPS collimator group Weaknesses Small number.
1 CARRIER BUS LAYOUT(a) ± 193 mm ladder1ladder mm mm Pixel chip Michel Morel EP/ED 09/ x 425µ 256 x 50µ Decoupling capacitors
ATLAS Tracker Upgrade Stave Collaboration Workshop Oxford 6-9 February 2012 ABC 130 Hybrid.
Medipix2-based radiation camera and it's application in RELAXd and ATLAS projects Zdenek Vykydal Institute of Experimental and Applied Physics, Czech Technical.
Si Pixel Tracking Detectors Introduction Sensor Readout Chip Mechanical Issues Performance -Diamond.
AIDA annual meeting,Vienna, 26th March 2014Václav Vrba, Institute of Physics, Prague 1  design of sensors for production submission  design of the readout.
M. Szelezniak1PXL Sensor and RDO review – 06/23/2010 STAR Hardware Prototyping Status.
CVD PCB, first steps. 15 mm 25 mm Chip area. No ground plane underneath the chip. Bulk isolated => only one ground line Power lines Connector: 11,1mm*2,1mm:
Nikhef Annual Meeting 13 Dec 2001 Future Vertexing Els Koffeman for Nikhef Vertex Group.
K.C.RAVINDRAN,GRAPES-3 EXPERIMENT,OOTY 1 Development of fast electronics for the GRAPES-3 experiment at Ooty K.C. RAVINDRAN On Behalf of GRAPES-3 Collaboration.
Erik HEIJNE CERN PH DepartmentRADWORKSHOP 29 November 2005 MEDIPIX2 for VERY LOW DOSE INITIAL LHC BENCHMARKING MEDIPIX2 for VERY LOW DOSE INITIAL LHC BENCHMARKING.
3 rd Work Meeting of CBS-MPD STS, Karelia, 2009 Towards CBM STS Volker Kleipa, GSI Darmstadt.
1 Development of the input circuit for GOSSIP vertex detector in 0.13 μm CMOS technology. Vladimir Gromov, Ruud Kluit, Harry van der Graaf. NIKHEF, Amsterdam,
CERN Rui de OliveiraTS-DEM TS-DEM Development of Electronic Modules Rui de Oliveira CERN State of the art technologies for front-end hybrids.
An Integrated Single Electron Readout System for the TESLA TPC Ton Boerkamp Alessandro Fornaini Wim Gotink Harry van der Graaf Dimitri John Joop Rovekamp.
J. Crooks STFC Rutherford Appleton Laboratory
1 Readout of a TPC by Means of the MediPix CMOS Pixel Sensor NIKHEFAuke-Pieter Colijn Arno Aarts Alessandro Fornaini Maximilien Chefdeville Harry van der.
Low Mass Rui de Oliveira (CERN) July
ClicPix ideas and a first specification draft P. Valerio.
BTeV Hybrid Pixels David Christian Fermilab July 10, 2006.
FEC electronicsRD-51 mini week, CERN, Sept Towards the scalable readout system: FEC electronics for APV25, AFTER and Timepix J.
Hybrid circuits and substrate technologies for the CMS tracker upgrade G. Blanchot 04/MAY/2012G. Blanchot - WIT
1 Status ‘Si readout’ TPC at NIKHEF NIKHEFMaximilien Chefdeville Auke-Pieter Colijn Alessandro Fornaini Harry van der Graaf Peter Kluit Jan Timmermans.
The Development of the Fabrication Process of Low Mass circuits Rui de Oliveira TS-DEM.
Pixel detector development: sensor
Progress with GaAs Pixel Detectors K.M.Smith University of Glasgow Acknowledgements: RD8 & RD19 (CERN Detector R.&D. collaboration) XIMAGE (Aixtron, I.M.C.,
Terra-Pixel APS for CALICE Progress meeting 10 th Nov 2005 Jamie Crooks, Microelectronics/RAL.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
NI Big Physics Summit CERN
Rene BellwiedSTAR Tracking Upgrade Meeting, Boston, 07/10/06 1 ALICE Silicon Pixel Detector (SPD) Rene Bellwied, Wayne State University Layout, Mechanics.
Status report Pillar-1: Technology. The “Helmholtz-Cube” Vertically Integrated Detector Technology Replace standard sensor with: 3D and edgeless sensors,
R. Kluit Nikhef Amsterdam R. Kluit Nikhef Amsterdam Gossopo3 3 rd Prototype of a front-end chip for 3D MPGD 1/27/20091GOSSIPPO3 prototype.
Low Mass Alice Pixel Bus Rui de Oliveira TE/MPE/EM 6/9/20161Rui de Oliveira Alice worshop.
K.Wyllie, CERNIWORID 2004 Readout of the LHCb pixel hybrid photon detectors Ken Wyllie on behalf of the LHCb collaboration and industrial partners The.
The medipix3 TSV project
1 FANGS for BEAST J. Dingfelder, A. Eyring, Laura Mari, C. Marinas, D. Pohl University of Bonn
Edgeless semiconductor sensors for large-area pixel detectors Marten Bosma Annual meeting Nikhef December 12, 2011, Amsterdam.
R&D on substrates for CMS tracker hybrids G. Blanchot 07/NOV/2011G. Blanchot - R&D on substrates for CMS tracker hybrids1.
F. Murtas CERN-INFN Frascati December 2 th 2013 – He3 free detectors Italy Workshop 1 Front End Electronics for GEM detector  Neutron detectors and GEM.
H. Krüger, , DEPFET Workshop, Heidelberg1 System and DHP Development Module overview Data rates DHP function blocks Module layout Ideas & open questions.
Update on the Bus, the HDI and peripheral electronics M. Citterio on behalf of INFN Milano and University of Milan SuperB Workshop: SVT Meeting.
Week 22: Schematic Week 23-Week 27: Routing Gerber files have been available since 9th July 1st prototype: – PCB manufacturer: supervised by KIT – Cabling:
PIXEL 2000 P.Netchaeva INFN Genova 0 Results on 0.7% X0 thick Pixel Modules for the ATLAS Detector. INFN Genova: R.Beccherle, G.Darbo, G.Gagliardi, C.Gemme,
Pixel panels and CMOS Read-out electronics
Jan Soldat, Heidelberg University for the DSSC ASIC design groups
Strawman module design
TIMEPIX TESTBEAM TELESCOPE FOR AIDA
Electronics for the E-CAL physics prototype
Silicon pixel detectors and electronics for hybrid photon detectors
R&D of CMOS pixel Shandong University
Perugia SuperB Workshop June 16-19, 2009
Presentation transcript:

A multi-chip board for X-ray imaging in build-up technology Alessandro Fornaini, NIKHEF, Amsterdam 4 th International Workshop on Radiation Imaging Detectors Alessandro Fornaini, Ton Boerkamp, Jan Visschers - NIKHEF Rui de Oliveira - CERN

Hybrid Pixel detectors Xray Bumps Single photon counting Semiconductor sensor High purity, single crystal (Si, GaAs,..) CMOS electronics Pixel diode Single pixel Read Out cell  m 55  m 1

Hybrid Pixel detectors (2) Problem: size limitations! Sensor size: not a problem (~15 cm diam. high res. Si) CMOS chip size: max. 25 x 25 mm 2 due to reticle size of wafer stepper (Medipix2: 0.25  m technology, area 14 x 16 mm 2 ) Non-standard production techniques (“stitching”) to circumvent this but: 1)Expensive 2)Yield inversely proportional to chip area! (due to density of point defects and contaminations) 2

Our solution: tiled array of chips Medipix2 setup: Muros2 3.3V PC with Medisoft4 and NI DIO card Muros2 interface Chipboard with 2 X 4 tiled ASIC chips Medipix2 512 x 1024 Pixels Si sensor, 28 x 56 mm 2 Bump bonded Bias 3

Other tiled arrays SystemPixel size [  m 2 ] Circuit size [mm 2 ] Sensor area [mm 2 ] Array (circuits per sensor) Pixels per circuit Total # of pixels Omega3 / LHC1 50 x x x k Alladin RAL-UK 150 x x x k Atlas CERN 50 x x x k LHCb CERN 50 x x x k Medipix255 x x x k 4

Medipix2 setup 8 Medipix2 ASIC chips, 14 X 16 mm 2 1 High Res. Si sensor, 28 X 56 mm 2 Chipboard in Chip-on-Board technology Interface card to PCI DIO card (Muros2) Sensor bias voltage supply (commercial) PC with HS DIO board (commercial)

Medipix2 Interconnectivity Medipix2 chip #N Medipix2 chip #N+1 Common single-ended CMOS bus: shutter, mode control, reset, polarity and analog signals (test input, DAC output) Serial Daisy Chain Token passing protocol (LVDS) 160 Mhz CLK 1 Mbit data per chip 160 Mhz  160/N tot frames/sec LVDS ( Low Voltage Differential Signal ) Reduce: noise generation, noise sensitivity, interconnectivity Better performance for large arrays DATA CLK ENABLE 5

Routing Top layer metal 1, 2: Vdd, Gnd and LVDS token ring 160 Mhz! Layers 3, 4, 5 metal: Common CMOS bus Connector Pitch of wirebonds = 120  m, NO FANOUT Interconnection: High Density Interconnect (HDI) technology Chip-on-Board (COB) technology 6

Interconnections From: IPC/JPCA-2315 Design Guide for High Density Interconnects (HDI) High Density Interconnect (HDI) Build-up technology Staggered Micro-Via’s (photolitographic etching) 7

Box Medipix 2 Pixel Sensor Capacitor GND VDD-LVDS VDD VDDA Vbias Beryllium Foil Controls FET switch Peltier Cooler clock data token Gnd busX busY busX VDD VDDA VDDL GND < 6 mm Multilayer board 9 layers (4 metal, 5 build-up) 8

Test Pulse FET switch DAC 1 DAC 2 to input analog test Medipix2 chip FPGA Muros2 Medipix2 chipboard 9

Multilayer board (2) 5 built-up layers: 15  m Cu 50  m Kapton Metal 1: 100  dual tracks for LVDS line Metal 1,2: Gnd Metal 3, 4, 5: 50  tracks for CMOS bus 4 layers:Standard Printed Wire Board 70  m Cu 350  m Epoxy Metal 6: Vdd Metal 7: Vdd-LVDS Metal 8: Vdda Metal 9: Gnd 1.6 mm total thickness, area 53 x 110 mm 2 10

Via’s and Tracks dimensions 1840 micro-via’s 366 through via’s 80 SMD capacitors 8 CMOS FET’s Width [  m] Clearance [  m] Pitch [  m] CMOS Track LVDS Track Micro-via Through-via Capacitor clock data token spare VDDA micro via's & Bond Pads through via 11

Chipboard layout Chip bond pads Decoupling capacitors Power bars LVDS pairs FET switch, capacitors Test points 12 1 cm

Vbias connector SCSI-5 connector 2 x 4 Medipix2 chip array Chipboard layout 13 1 cm

… and the actual chipboard SCSI-5 connector Vbias connector 2 x 4 MPix2 chip array Power bars LVDS pairs 14 1 cm

Power bars LVDS pairs 15 1 cm

16 1 cm

Status 16 prototypes boards produced at CERN Connectivity tests performed on 3 boards: NO DESIGN ERRORS! But: production defects (1 short, 2 connections  easily solvable) Work in progress! Currently: - Evaluating different glues - Gluing and wire bonding - Testing LVDS line with 8 Medipix2 chips (no sensor) mounted on the chipboard Planning (~ 1 month): Testing connections with MPix2 chips Critical: communication speed tests (160 Mhz?) 17

Conclusion 16 Medipix2 2 x 4 chipboards have been produced. Testing is still going on but up to now results are very promising A 2 x 2 sensor will be mounted and tested. We expect to have a 2 x 4 multichipboard running in ~ 6 months 18

Tiled array: chips boundary Chip separation: 220  m (4 pixels) Sensor: pixels at boundary 55 x 55  m 2  55 x 165  m 2 55  m 220  m 165  m NO DEAD AREA but: non uniformity (resolution, overflow)