Kick-Off Meeting Catania – February 26, 2010 THERMINATOR Modeling, Control and Management of Thermal Effects in Electronic Circuits of the Future.

Slides:



Advertisements
Similar presentations
THERMINATOR Kick-Off Meeting Catania, February 26 th 2010 Project Management and IPR.
Advertisements

Silicon-Organic hybrid Fabrication platform for Integrated circuits Kick-off Meeting 01/08/2010 Partner Presentations - UKA.
Enabling Access to Sound Archives through Integration, Enrichment and Retrieval WP1. Project Management.
Project Review Meeting Crolles, June 22, T2.3 Task Task T2.3: Electrical characterization of PV, software (TCAD) / hardware comparison & calibration.
UGDIE PROJECT MEETING Athens September WP6 – Assessment and Evaluation  Evaluation Results  Deliverable D 13 (first release issued and delivered.
GAMMA Overview. Key Data Grant Agreement n° Starting date: 1 st September 2013 Duration: 48 months (end date 31 st August 2017) Total Budget:
ICT 25 Generic micro- and nano-electronic technologies Cosmin Codrea, Henri Rajbenbach DG CONNECT, A.4 Components ICT 25 – Generic micro- and nano-electronic.
Limassol, 23 and 24 April 2013 PV-NET Kick off Meeting PV-NET “ Promotion of PV energy through net metering optimization ” University of Cyprus.
Multilevel Approach to the Reliability-Aware Design of Analog and Digital Integrated Circuits (MARAGDA) TEC C3-R Kick off meeting Bellaterra,
Unit 8: Tests, Training, and Exercises Unit Introduction and Overview Unit objectives:  Define and explain the terms tests, training, and exercises. 
Fundamentals of Information Systems, Second Edition
CSCE 613 VLSI design is mostly about CAD/EDA tools Many different tools for VLSI design Developed as a new course, independent of previous version Adopt.
SCHINDLER Sales Force Training Needs Assessment and Development Project Michael Yurchuk Sales Training Manager, Schindler Elevator Richard Dapra Ph.D.,
@ Industrial Engineering by Bopaya Bidanda David I. Cleland.
International Accelerator Facility for Beams of Ions and Antiprotons at Darmstadt FAIR EU Design Study 4th Annual Report meeting February 12, 2009 J. Eschke,
TEMPUS IV- THIRD CALL FOR PROPOSALS Recommendation on how to make a good proposal TEMPUS INFORMATION DAYS Podgorica, MONTENEGRO 18 th December 2009.
Rev. 0 CONFIDENTIAL Mod.19 02/00 Rev.2 Mobile Terminals S.p.A. Trieste Author: M.Fragiacomo, D.Protti, M.Torelli 1 Mobile Terminals S.p.A. Telit.
1 Framework Programme 7 Guide for Applicants
Unit 5:Elements of A Viable COOP Capability (cont.)  Define and explain the terms tests, training, and exercises (TT&E)  Explain the importance of a.
-Nikhil Bhatia 28 th October What is RUP? Central Elements of RUP Project Lifecycle Phases Six Engineering Disciplines Three Supporting Disciplines.
The Preparatory Phase Proposal a first draft to be discussed.
Mantychore Oct 2010 WP 7 Andrew Mackarel. Agenda 1. Scope of the WP 2. Mm distribution 3. The WP plan 4. Objectives 5. Deliverables 6. Deadlines 7. Partners.
Intelligent Cargo in Efficient and Sustainable Global Logistics Operations WP5 – Open End-to-End Pilots Implementation Jose Gato Luis –
ON LINE TEST GENERATION AND ANALYSIS R. Šeinauskas Kaunas University of Technology LITHUANIA.
Mali Work Packages. Crop Fields Gardens Livestock People Trees Farm 1 Farm 2 Farm 3 Fallow Pasture/forest Market Water sources Policy Landscape/Watershed.
Enabling Access to Sound Archives through Integration, Enrichment and Retrieval WP8. Dissemination & Exploitation.
Budapesti University of Technology and Economics Department of Electron Devices eet.bme.hu THERMINATOR – Training Gergely Nagy Catania,
MODERN Final Review ENIAC MODERN Ref. Technical Annex MODERN_PartB Rev2 v3.7 WP1: Giuliana GangemiWP2: André Juge WP3: Wilmar HeuvelmanWP4: Davide.
Silicon Solutions for the Real World 1 AID-EMC Automotive IC Design for Low EMC Review Meeting 29 augustus 2006 VILVOORDE.
SIXTH FRAMEWORK PROGRAMME FP INCO-MPC-1 MEditerranean Development of Innovative Technologies for integrAted waTer managEment.
Quality Management (WP5) Roman CHIRCA Agency for Innovation and Technological Transfer TecTNet ………... This project has been funded with support from the.
WP1 Management. N° of work package: 1 Management Duration in months: 36+2 EGEC Description of the tasks: 1.1. Project Management (EGEC) Coordination in.
MODERN 1 st Year Review ENIAC MODERN Ref. Technical Annex MODERN_PartB Rev2 v2.4 WP1: Giuliana GangemiWP2: André Juge WP3: Wilmar HeuvelmanWP4:
Research & Technology Implementation TxDOT RTI OFFICE.
Case study of a successful proposal Rob Davies. Parts of a proposal Part A - Proposal Administrative Overview - forms Part B- Description of objectives.
LEONARDO TRANSFER OF INNOVATION PROJECT “MEDIA TECH: The future of media industry using innovative technologies ” No. LLP-LdV-ToI-11-CY Kick-off.
CAST Project funded by the European Commission, Directorate-General Energy & Transport, under the 6th RTD Framework Programme.
FSRM TC - DTU COREP – BME CEA EUROTRAINING Microelectronics knowhow for profit EuroTraining – Supporting University Programmes in Nanoelectronics.
Fundamentals of Information Systems, Second Edition 1 Systems Development.
This project has received funding from the European Union’s Seventh Framework Programme for research, technological development and demonstration under.
Project overview objectives, work plan, milestones and deliverables Mark Stevenson, University of Sheffield Kate Fernie, MDR Partners PATHS Final Project.
Testability of Analogue Macrocells Embedded in System-on-Chip Workshop on the Testing of High Resolution Mixed Signal Interfaces Held in conjunction with.
TRAMS PROJECT TERASCALE RELIABLE ADAPTIVE MEMORY SYSTEMS FP Y1 EC Review Meeting April 12 th 2011 FIRST YEAR PROJECT REVIEW MEETING Leuven, April.
Virtual Collaborative Social Living Community for Elderly Kick Off Event WP 7 – Dissemination, Exploitation Strategy and Standardization Inova+ Co-Living.
Sacramento Area Council of Governments ITS Partnership Meeting February 2, 2005.
MANISH GUPTA. Presentation Outline Introduction Motivation Content Expected Impact Funding Schemes & Budget.
S 1 Annual Meeting 2013 Management and reporting (WP6) Chiara Bearzotti NACLIM project manager.
Network of Excellence in Internet Science Network of Excellence in Internet Science (EINS) 1 st REVIEW Brussels, 12th April 2013 FP7-ICT
Work Package 6 L2C Kick-off meeting Fontainebleau, March 7th 2006.
Workforce Scheduling Release 5.0 for Windows Implementation Overview OWS Development Team.
Overview of RUP Lunch and Learn. Overview of RUP © 2008 Cardinal Solutions Group 2 Welcome  Introductions  What is your experience with RUP  What is.
MIcro-NanOSystems ECAD Laboratory AMICOM: Advanced MEMS for RF and Millimeterwave Communications The European Network of Excellence on RF MEMS.
Presentation of Work Package 6 (WP6) “Design and implementation of Dissemination Activities” MATcHES Kick-off meeting Feb 2014 Ruse, Bulgaria TEMPUS BG-TEMPUS-JPHES.
2050AP Project WP5: “Conclusions” UPM Madrid 11 de Octubre 2013.
ICT 25 Generic micro- and nano-electronic technologies Marc Boukerche DG CONNECT, A.4 Components.
2. The funding schemes ICT Proposer’s Day Köln, 1 February 2007 The ICT Theme in FP7 How to participate to ICT in FP 7.
© The InfoCitizen Consortium Project Presentation Agent based negotiation for inter- and intra-enterprise coordination employing a European Information.
Piero Belforte, HDT, MERITA project 2000: objectives, activities and results by Carla GIACHINO .
Kick Off Meeting Largs, Scotland
Office 365 Security Assessment Workshop
Work programme topics addressed:
Raytheon Parts Management
OBJECT-ORIENTED APPROACH TO OFFICIAL STATISTICS
RECARE set-up Rudi Hessel on behalf of coordination team
HIGH LEVEL SYNTHESIS.
Helene Skikos DG Education and Culture
Wide Area Workload Management Work Package DATAGRID project
Good practice in preparing an application
H2020 Infoday on Photonics Topics
ENabling SafE Multi-Brand Platooning for Europe
Presentation transcript:

Kick-Off Meeting Catania – February 26, 2010 THERMINATOR Modeling, Control and Management of Thermal Effects in Electronic Circuits of the Future

Enrico Macii -- 2 Agenda, February 26 th :00 Welcome and Project highlightsS. Rinaudo ­ Round-table and presentation of each partner 10:00 Technical Work Plan walk-throughE. Macii ­ Deploy the operative workplan (part 1) ­ Milestones, Deadlines, Gantt Discussion and Agreement of Project Handbook ­ Scheduling the main governance’s Meetings 11:30 Project management overview and IPRG. Gangemi ­Project Management structure and Handbook ­IPCA and IPs 11:45 Training WorkplanN. Gergely 12:00 Deploy the operative workplan (part 2)E. Macii ­ R&D, Roadmap, dissemination 12:30 Lunch Break 13:30 Deploy the operative workplan (part 3)E. Macii ­ Technical dependencies and links among partners 16:00 THERMINATOR Management issuesR. Zafalon ­ Press Release: draft preparation (To issue by April 2010) ­ Pending issues to be agreed ­ Money transferring policy from coordinator’s account to partners 17:30 Final Wrap-up & Action Items

Project Overview E. Macii (POLITO)

Enrico Macii -- 4 Objectives and Consortium The Objectives 1.Development of new modeling and simulation capabilities. 2.Development of new thermal- aware design techniques, methodologies and prototype tools 3.Validation of thermal model accuracy against silicon measurements 4.Assessment of results of application of thermal-aware design solutions on test-chips. 5.Assessment of results of application of thermal-aware EDA prototype tools on industry- strength design cases. STM, NXP, IFX BME, CSEM, FHG, IMEC, CEA-LETI, OFFIS, POLITO, UNIBO CV,GDA,MUN,SNPS IC Vendors Research Institutes EDA Vendors The Consortium 15 partners

Enrico Macii -- 5 Therminator Platform System-level thermal modeling and simulation Design Simulation, Modeling Package thermal modeling Thermal-Aware design exploration Package selection Thermal Interconnect modeling Logi-Thermal Simulation Thermal-Aware Synthesis Circuit-level thermal modeling and simulation Thermal Modeling and Thermal- Aware Simulation Device Characterization and Thermal Compact Modeling analog/RFdigital discrete systems blocks or components circuits devices Thermal-Aware Design Using Advanced Technologies Architecture- level Thermal modeling Thermal Management of digital blocks Thermal compensation for interconnects Exploration Temperature- Insensitive Library Block-level thermal modelling and simulation

Enrico Macii -- 6 Workplan Start date: 01/01/10 Duration: 36 months Effort: 944 p/m Cost: 11 M€ EC funding: 6.4 M€ WP1: Technology Characterization, Tool Requirements and Test Case Identification WP2: Process, Device and Compact Modeling WP3: Modeling, Simulation and Design of Digital Blocks WP4: Modeling and Simulation of Analog/RF Blocks WP5: Modeling and Simulation of Discrete Components WP7: Validation, Demonstration and Evaluation WP8: Dissemination, Training, Exploitation and Roadmapping WP6: Package/System Modeling and Design Exploration under Ambient Influence WP9: Project Management RTD DEM MGT

Enrico Macii -- 7 Workplan WPWP Title Type of Activity LeaderEFFORT Start Month End Month Deliv. 1 Technology Characterization, Tool Requirements and Test Case Identification RTDIFX72M1M24 From: D1.1.1 To: D Process, Device and Compact Modeling RTDIFX104M1M24 From: D2.1.1 To: D Modeling, Simulation and Design of Digital Blocks RTDPOLITO201M1M30 From: D3.1.1 To: D Modeling and Simulation of Analog/RF Blocks RTDNXP72M1M30 From: D4.1.1 To: D Modeling and Simulation of Discrete Components RTDST62M1M30 From: D To: D Package/System Modeling and Design Exploration under Ambient Influence RTDNXP221M1M30 From: D6.1.1 To: D Validation, Demonstration and Evaluation DEMNXP116M19M36 From: D7.1.1 To: D Dissemination, Training, Exploitation and Roadmapping RTDST62M1M36 From: D8.1.1 To: D Project ManagementMGTST34M1M36 From: D9.1.1 To: D9.4.4 TOTAL944

Enrico Macii -- 8 Gantt Chart

R&D Activities (WP1, WP2, WP3, WP4, WP5, WP6)

Enrico Macii WP1 (Leader: IFX) WP1: Technology Characterization, Tool Requirements and Test Case Identification ­T1.1: Technology Characterization Investigation and characterization of a wide collection of different nanoelectronic technologies and device architectures regarding temperature sensitivity and thermal effects ­T1.2: Tool Requirements Specification of the requirements for the EDA methodologies, tools and flows that will be developed within the project ­T1.3: Test Case Identification Identification by the semiconductor vendors of the test structures and of the test cases that will be used to assess the quality of the models, design solutions and EDA methodologies and prototype tools

Enrico Macii WP1 (Leader: IFX) TaskDurationPartners Involved T1.1M1-M24IFX, ST, NXP T1.2M1-M3MUN, CV, GDA, SNPS, ST, IFX, NXP T1.3M1-M12ST, IFX, NXP

Enrico Macii WP1 (Leader: IFX)

Enrico Macii WP2 (Leader: IFX) WP2: Process, Device and Compact Modeling ­T2.1: Compact thermal modeling of new device structures and technologies Development of methods for numerical simulation of devices that utilize new semiconductor structures and technologies, down to the 32/28nm process node. ­T2.2: Compact thermal modeling of CMOS devices for integrated circuits Development of methods for numerical simulation of devices for integrated circuits implemented with traditional, state-of-the-art CMOS technologies. ­T2.3: Physics-based compact thermal modeling for discrete devices Development of methods for numerical simulation of devices for discrete semiconductor devices, specifically suitable for power converters and RF applications.

Enrico Macii WP2 (Leader: IFX) TaskDurationPartners Involved T2.1M1-M24 IFX, FHG, SNPS T2.2M1-M24 UNIBO, FHG, SNPS T2.3M1-M24 NXP, ST, SNPS

Enrico Macii WP2 (Leader: IFX)

Enrico Macii WP3 (Leader: POLITO) WP3: Modeling, Simulation and Design of Digital Blocks ­T3.1: Logi-thermal simulation methods and tools Generation of a logic/thermal co-simulator for the target technologies. This simulator will rely on thermal models of the basic design primitives (namely, logic gates, memory elements, interconnects). ­T3.2: Thermal effects in digital circuit design for new CMOS technologies Thermal efficiency comparison of different implementation of a test design using the new technologies and using traditional, state-of-the-art bulk CMOS technologies. ­T3.3: Logic design methodologies for temperature-insensitive circuits Investigation and development of innovative techniques, methodologies and prototype tools for thermal-aware synthesis. ­T3.4: Monitoring circuits and design methodologies for thermal effect compensation Investigation and development of innovative techniques, methodologies and prototype tools for thermal effect compensation, control and management.

Enrico Macii WP3 (Leader: POLITO) TaskDuration Partners Involved T3.1M1-M30 BME, GDA, POLITO, UNIBO T3.2M13-M30IFX, POLITO T3.3M1-M30 POLITO, CSEM, GDA, SNPS, ST T3.4M1-M30 LETI, CSEM, POLITO, GDA, SNPS, ST

Enrico Macii WP3 (Leader: POLITO)

Enrico Macii WP4 (Leader: NXP) WP4: Modeling and Simulation of Analog/RF Blocks ­T4.1: Thermal modeling of analog/RF blocks Since standard compact models, like those developed in the context of WP2, are not sufficient for such components, more accurate behavioral models are needed, which include also self heating effects. Therefore, electrical compact models have to be completed by model parts for the thermal behavior. ­T4.2: Analog/RF circuit analysis in presence of high temperatures and on-chip thermal gradients In this Task, simulation-based methodologies to analyze and reduce the impact of thermal fluctuations on the behavior, yield or reliability of analog/RF blocks will be developed. In a first step, critical analog/RF components will be identified.

Enrico Macii WP4 (Leader: NXP) TaskDurationPartners Involved T4.1M1-M24FHG, NXP, ST, MUN, SNPS, BME. T4.2M7-M30MUN, NXP, ST

Enrico Macii WP4 (Leader: NXP)

Enrico Macii WP5 (Leader: ST) WP5: Modeling and Simulation of Discrete Components ­T5.1: Thermal modeling of discrete components The objective of this task is the investigation and implementation of a modeling framework for discrete components. ­T5.2: Validation of modeling framework for discrete components The main objective of this Task is to validate the modeling framework of Task T5.1 through comparison of the data coming from camera-based analysis to those collected by application of the modeling methodology implemented inside the framework. Validation thus requires the implementation of one or more test cases,

Enrico Macii WP5 (Leader: ST) TaskDurationPartners Involved T5.1M1-M24SNPS, ST, IMEC, UNIBO T5.2M19-M30ST, IMEC, FHG

Enrico Macii WP5 (Leader: ST)

Enrico Macii WP6 (Leader: NXP) WP6: Package/System Modeling and Design Exploration under Ambient Influence ­T6.1: Thermal description of the system package and ambient influence Heat diffusion is a phenomenon where the surrounding ambient has to be considered. This naturally includes the package, as well as the influence from the outside ambient. To to analyze and describe the different thermal systems, measurements and simulations will be performed. The wide range of products of the partners, from discrete components to complex ICs, ensures a good coverage of many applications currently in the market. The thermal characterization will be conducted under different ambient influences and the results will be used as input for modeling the effects of heating. ­T6.2: Thermal distribution in 3D SiP stacks and 2D SoCs While Task T6.1 is focussing on the macroscopic influencing factors as the package structure, this task focuses on describing the local impact of die temperature distribution due to self heating, and the description of thermal feedback. ­T6.3: System-level thermal aware design In this task, thermal design space exploration and automated thermal-aware design capabilities are developed.

Enrico Macii WP6 (Leader: NXP) TaskDurationPartners Involved T6.1M1-M24NXP, ST, SNPS, BME, FHG T6.2M1-M24OFFIS, ST, CV, GDA, IMEC, UNIBO T6.3M1-M30IMEC, ST, CV, OFFIS, UNIBO

Enrico Macii WP6 (Leader: NXP)

Validation, Demonstration and Evaluation Activities (WP7)

Enrico Macii WP7 (Leader: NXP) WP7: Validation, Demonstration and Evaluation ­T7.1: Validation of models on test structures I n this task, models developed in other work-packages are validated on multiple test- structures at different levels of abstraction. T7.2: Demonstration of design techniques on test chip In this task, the new design techniques are validated on silicon test structures and test chips. T7.3: Evaluation of prototype tools on test cases In this task, prototype tools are evaluated on the test cases defined in Task T1.3, as well as on additional design examples provided by the industrial partners

Enrico Macii WP7 (Leader: NXP) TaskDurationPartners Involved T7.1M19-M36 IFX, ST, NXP, SNPS, BME, FHG, IMEC, UNIBO T7.2M19-M36 ST, IFX, CSEM, LETI, POLITO, UNIBO T7.3M19-M36 NXP, ST, CV, GDA, MUN, SNPS, BME, IMEC, LETI, OFFIS, POLITO

Enrico Macii WP7 (Leader: NXP)

Dissemination, Training, Exploitation and Roadmapping Activities (WP8)

Enrico Macii WP8 (Leader: ST) WP8: Dissemination, Training, Exploitation, Roadmapping ­T8.1: Set-up and maintenance of the project web-site The objective of this Task is the set-up and maintenance of a public web-site that will constitute the main point of collection of the project information, including public deliverables, summary of major scientific achievements advertisement of dissemination and training activities. Maintenance and incremental updates will take place monthly, major revisions and restructuring will occur every six months. ­T8.2: Dissemination The partners of the THERMINATOR Consortium will disseminate the project results through various means. This tasks covers all the dissemination activities. ­T8.3: Training The activities in this task are of two kinds. First, preparation of course material on thermal-aware design. Second, planning, advertisement, organization and execution of the courses. In the first year of the project, existing knowledge and new ideas from all partners will be collected and training material (in electronic form) will be generated by the participants of this task. ­T8.4: Exploitation and Roadmapping The partners of the THERMINATOR Consortium will exploitation the project results through various means. This tasks covers all the dissemination activities.

Enrico Macii WP8 (Leader: ST) TaskDurationPartners Involved T8.1M1-M36ST T8.2M1-M36POLITO, All T8.3M1-M36BME, All T8.4M1-M36 ST, IFX, NXP, CV, GDA, MUN, SNPS, OFFIS, POLITO

Enrico Macii WP8 (Leader: ST)

Enrico Macii WP8 (Leader: ST)