ATLAS Tracker Upgrade Stave Collaboration Workshop Oxford 6-9 February 2012 ABC 130 Hybrid.

Slides:



Advertisements
Similar presentations
News from B180: DC-DC Stavelet with HV MUX One hybrid shows ~20ENC extra noise, others much the same. Not yet understood - investigations continue Carlos.
Advertisements

[ 1 ] LVDS links Servizio Elettronico Laboratori Frascati INFN - Laboratori Nazionali di Frascati G. Felici LVDS links.
Stave Hybrid Status Ashley Greenall 1. Current Status Current build of hybrids (Version 3) distributed to 6(+1) sites: Cambridge, DESY, Freiburg, LBL,
I.Tsurin Liverpool University 08/04/2014Page 1 ATLAS Upgrade Week 2014, Freiburg, April 7-11 I.Tsurin, P.Allport, G.Casse, R.Bates, C. Buttar, Val O'Shea,
Hybrid Status Carl Haber 12-Aug-2008 UCSC. 6 x 3 cm, 6 chips wide 10 x 10 cm, 10 chips wide 1 meter, 3 cm strip, 30 segments/side 192 Watts (ABCD chip),
1 Module and stave interconnect Rev. sept. 29/08.
Mixed Analog and Digital Circuit Boards for the ATLAS TRT Nandor Dressnandt, Godwin Mayers, Toni Munar, Mitch Newcomer, Rick Van Berg, Brig Williams University.
ACES Workshop 3-4 March, 2009 W. Dabrowski Serial power circuitry in the ABC-Next and FE-I4 chips W. Dabrowski Faculty of Physics and Applied Computer.
Layout Considerations of Non-Isolated Switching Mode Power Supply
VELO upgrade electronics – HYBRIDS Tony Smith University of Liverpool.
A multi-chip board for X-ray imaging in build-up technology Alessandro Fornaini, NIKHEF, Amsterdam 4 th International Workshop on Radiation Imaging Detectors.
Tooling and assembly of US stavelet at Berkeley S. Díez Cornell, C. H. Haber, M. Defferrard, R. Witharm Sept 6th, 2012 Berkeley mechanical meeting, 5th-7th.
Readout of DC coupled double sided sensors with CBMXYTER: Some first thoughts Peter Fischer, Heidelberg University.
WP3 Meeting 21/05/ Liverpool Status: Thermo-Mechanical Hybrids Have now received a full complement of 240 Thermo-Mechanical Hybrids from Stevenage.
13 Dec. 2007Switched Capacitor DCDC Update --- M. Garcia-Sciveres1 Pixel integrated stave concepts Valencia 2007 SLHC workshop.
17/06/2010UK Valencia RAL Petals and Staves Meeting 1 DC-DC for Stave Bus Tapes Roy Wastie Oxford University.
UK Hybrid Development for ATLAS SLHC Short Strips A. Affolder University of Liverpool.
CVD PCB, first steps. 15 mm 25 mm Chip area. No ground plane underneath the chip. Bulk isolated => only one ground line Power lines Connector: 11,1mm*2,1mm:
Design and Performance of Single-Sided Modules within an Integrated Stave Assembly for the ATLAS Tracker Barrel Upgrade Ashley Greenall The University.
John Matheson Rutherford Appleton Laboratory On behalf of the SP Community Thanks to Martin Gibson (RAL), Richard Holt (RAL), Dave Lynn (BNL), Peter Phillips.
1 Module and stave interconnect Rev. sept. 29/08.
1 Physics of Compressed Baryonic Matter 12 th CBM Collaboration Meeting R&D ON MICRO-CABLES FOR BABY SENSOR RADIATION TEST MODULE October , 2008.
1 WP3 Bi-Weekly Meeting Activities at Liverpool 1.Evaluation of Compact DCDC converter Designed to match up to an ABC130 module 2.Status of FIB’d hybrid/module.
Nov. 10, 2005UCSC US ATLAS Upgrade meeting -- Ely, Garcia-Sciveres1 DC to DC Power Converion R. Ely and M. Garcia-Sciveres Atlas Upgrade Workshop Santa.
Wire Bonding and Analogue Readout ● Cold bump bonding is not easy ● Pixel chip is not reusable ● FE-I3 is not available at the moment ● FE-I4 is coming.
Mitch Newcomer Representing work at RAL, Liverpool, BNL and Penn.
Phase-1 Design. i PHC Phase /04/2008 System Overview Clock, JTAG, sync marker and power supply connections Digital output.
A.A. Grillo SCIPP-UCSC ATLAS 10-Nov Thoughts on Data Transmission US-ATLAS Upgrade R&D Meeting UCSC 10-Nov-2005 A. A. Grillo SCIPP – UCSC.
Stavelet Update Peter W Phillips 29/07/2011. Serial Powering with a Stavelet Module: Recent Results Whilst single SP modules in the “chain of hybrid”
Stave General Meeting Intro and Status on: BCC, Co-Cure, ASIC req, HSIO Carl Haber 6-May-2011.
Stave Module Status Tony Affolder The University of Liverpool On behalf of cast of thousands… ATLAS Upgrade Week November 10,
And now for something completely different First results from the DC-DC Stavelet Peter & Ashley with Giulio & John.
Two-stage amplifier status test buffer – to be replaced with IRSX i signal recent / final (hopefully) design uses load resistor and voltage gain stage.
Design and development of micro-strip stacked module prototypes for tracking at S-LHC Motivations Tracking detectors at future hadron colliders will operate.
16/04/20031PNPI / LHCb Muon EDR Wire Pad Chambers PNPI design for regions R4 in Stations M2,M3,M4  4 gas gaps of 5mm±70µm;  Active area: 1224x252.8 mm².
Strip Module Working Group Meeting 16 th May 2012 Hybrids A Greenall.
D. Nelson October 7, Serial Power Overview Presented by David Nelson
Testing of ABC  Not to scale! 100nF Edge Sensor wired to A9, A10 ? ABC nF NB graphic is not an exact match with “ABC_Pads_V5.2.pdf”
Stave Hybrid/Module Status. Modules Stave Module Building 2 Mechanical Chip Gluings Mechanical Wirebonding Electrical Chip Gluings Electrical Wirebondings.
Front End Board (16 channels) Superlayer Cross Section Frontend Enclosure HV cap board HV cap Board Signals from chamber wires go to HV cap board to be.
P. Aspell CERN April 2011 CMS MPGD Upgrade …. Electronics 2 1.
Serial Powering for the ATLAS Inner Detector for SLHC A. Affolder University of Liverpool On behalf of the ATLAS Upgrade Community SP work and most of.
Two versions went for manufacture – test vehicle for tab and solder resist evaluation Trying to improve planarity of circuits Circuit build is identical.
Hybrid circuits and substrate technologies for the CMS tracker upgrade G. Blanchot 04/MAY/2012G. Blanchot - WIT
Serial Powering System Architecture Peter W Phillips STFC Rutherford Appleton Laboratory On behalf of the SP Community Acknowledgement: many figures prepared.
DCDC for 250nm Stave and ABC130 Hybrid - Revisited.
Proposal for LST-based IFR barrel upgrade Roberto Calabrese Ferrara University Workshop on IFR replacement, SLAC, 11/14/2002.
ABC130 Hybrid/module and HCC Bond Detail ABC130 Left & Right Handed Hybrid and Module Topology Original proposal – same flavour hybrids Hybrid-module.
WG3 – STRIP R&D ITS - COMSATS P. Riedler, G. Contin, A. Rivetti – WG3 conveners.
Sergio Díez Cornell, Berkeley Lab (USA),
Peter W Phillips Ashley Greenall Matt Warren Bruce Gallop 08/02/2013.
EOS and type I Prototype Service Modules Mike Dawson (Oxford), Rob Gabrielczyk (RAL), John Noviss (RAL) 19 th January 2015 ATLAS Upgrade Activities, Oxford.
Hybrid Activities for ABC Aim to freeze thermo-mechanical layout next week in readiness for submission Will make use of a resistive serpentine.
ATLAS Strip Tracker Stavelets or A Tale of Two Stavelets “It was the best of times, it was the worst of times, it was the age of wisdom, it was the age.
130 nm Stave Module Status Slides from many sources 1.ABC130 Issues/Investigation 2.Module Design 3.DC-DC converter work 4.Plans/schedule after ABC130.
SLHC Stave Wire-bonding Clearances (Tim) WP4 Glasgow (13 th June 2011)
US stavelet update 12th April PPB2s on serial power side 12 Apr SAMTEC connector (floating) Bond pad (connected to EoS through WB + bus tape.
Module Radiation Length. Goals Estimate the expected radiation length of a module, based on the design and measurements on as-built modules Determine.
HV Connections for SP HV RETURN Dummy Pad Backplane Connection Do we need to connect the HV and HV return to the “left hand” hybrid? The HV trace serves.
RD program on hybrids & Interconnects Background & motivation At sLHC the luminosity will increase by a factor 10 The physics requirement on the tracker.
Phase-II strips update S. Díez, 22 Mar S. Díez, Phase-II strips update Outline  Recent activities at Berkeley (What’s new since January)  US stavelet:
SLHC SCT Hybrid (CERN 2nd July 2007)1 SLHC SCT Hybrid Concept Ashley Greenall The University of Liverpool.
Serial powering for pixels F. Hügging, D. Arutinov, M. Barbero, A. Eyring, L. Gonella, M. Karagounis, H. Krüger, N. Wermes SLHC-PP Annual Meeting, CIEMAT,
Discussion of what to show at ITK-SC meeting 1. What has been asked for Current status, near term plans From today and older slides, draft to be circulated.
2 March 2012Mauro Citterio - SVT Phone meeting1 Peripheral Electronics Some updates Mauro Citterio INFN Milano.
Serial Power Distribution for the ATLAS SCT Upgrade John Matheson Rutherford Appleton Laboratory On behalf of the SP Community Thanks to Richard Holt (RAL),
Berkeley status Aug 10th, 2012.
ATLAS pixel module assembly flow
Ashley Greenall The University of Liverpool
Presentation transcript:

ATLAS Tracker Upgrade Stave Collaboration Workshop Oxford 6-9 February 2012 ABC 130 Hybrid

Overview First pass of the hybrid (and module) Proposed topology and geometry of hybrid Using realistic assumptions for asic geometries, hybrid build and layout Still some uncertainties Especially true for placement of SP bypass (and HV filtering) Proposal is to move off hybrid onto bus cable – is this possible? Hybrid now sits within the area of the sensor, no overlap Able to wire-bond to the bus cable? Use of 3 layer build hybrid without shield layer, does this matter? Hybrid LVDS Bus termination Propose making use of embedded resistors within ABC130 – no discretes Hybrid on Panel Testing, first pass.

ABC130 Hybrid/module - Topology & Geometry Assumptions Sensor geometry: 97.54mm x 97.54mm ABC130: 7.9mm x 6mm (target size) Width increased from 7.5mm to 7.9mm HCC: 3.5mm x 3.5mm (target size) Hybrid Detail Hybrid: 15mm x 97.5mm Sits within the area of the sensor – no overhang 3 layer build (top – down) Layer 1: Component + trace Layer 2: Trace + VDD + hatched GND Layer 3: GND Typically ≥100µm track & gap Two data loops of 5 x ABC130/loop 80MHz or 160MHz on hybrid data clocks Stave data rates of 160Mbs or 320Mbs Readout each end of a column – redundancy No SP Bypass circuitry on hybrid (+HV?) Propose attachment to the Bus cable Ideally ALL Hybrids to be identical 15mm 48.75mm 63.75mm Data Loop 0 Data Loop 1 Data I/O (Service side) Power Entry HCC NTC

ABC130 Hybrid – Layer Detail Layer 1Layer 2 Layer 3 7.9mm 1.636mm ABC130 Data Paths 0508 Capacitor Array (4 x 100nF,10V, X7R) Front-end and Digital Decoupling Stave I/O Capacitor Bank for AC-Coupled Stave Side Signals (100pF, 50V, X7R, 0402 devices) HCC Pad count ~80 (double row bonding) VDD Hatched GND Added to balance the build GND ASIC Bus Bond Field Hybrid Bus termination embedded in final ABC130 Strip Bias Capacitor Bond pads typically 150µm x 300µm

Hybrid to Bus Cable wire-bonding Bus Detail 225µm pitch 150µm x 400µm 2mm Multi-drop Bus is 100µm track & 125µm gap (was originally 100µm T&G) Minimum gap is 100µm between bond pad and track 3.675mm Stave I/O

ABC130 Hybrid – Is 3 layer build ok? Tests on present ABCN-250 hybrid, provisionally show there is a problem with pickup Test module constructed using a shielded (reference) and a shield-less hybrid Input noise from 3PTG for both hybrids identical BUT shield-less hybrid shows a regular pattern in occupancy from the DTnoise scan (see below) Peaks correlate geometrically with vias associated with the COM line on the hybrid – not the bus trace Problem due to vias not being blind whereas on shielded hybrid they are Expect the use of blind vias throughout hybrid build to resolve this Final submission of the ABCN-25 asic hybrid planned to be shield-less as proof of principle Dtnoise Plot

Hybrid Bypass (DCDC?) PWR Panel Testing of hybrids, first pass To facilitate tooling, plan is to make the panel ‘flat’ – minimise the use of connectors around hybrid areas Hybrid data I/O will bond out to a bus embedded within the flex circuit Terminates to a connector to hook up to DAQ (Samtec 1.27mm pitch, detail as per HSIO for stavelet?) Propose using NTC as vacuum interlock – necessary to exclude from HCC? Assume Serial Powering? What are the overheads? Hybrid power and bypass (on separate PCB carrier) Matches up to pads on panel – sprung loaded pins or connector (on carrier) used for connection to hybrid AC coupling of hybrid data paths back to DAQ Parallel powering might be easier... DC connection for hybrid data paths, but not easy to get power in to hybrids (DCDC maybe?) Data I/O Bus Termination (on panel) Wire Bonds to bus on panel DAQ NTC