PreProcessor Upgrade Issues Victor Andrei Kirchhoff-Institut für Physik (KIP) Ruprecht-Karls-Universität Heidelberg L1Calo Weekly Meeting, 10 January 2013.

Slides:



Advertisements
Similar presentations
What is the sum of the following infinite series 1+x+x2+x3+…xn… where 0
Advertisements

JFEX Uli Schäfer 1 Mainz. Jet processing Phase-0 jet system consisting of Pre-Processor Analogue signal conditioning Digitization Digital signal processing.
8 th Workshop on Electronics for LHC experiments - Colmar- September 9 th -13 th 2002Gilles MAHOUT Prototype Cluster Processor Module for the ATLAS Level-1.
Phase-0 Topological Processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Programmable logic devices / tools Programmable logic devices are digital logic devices, providing combinatorial logic (gates, look-up tables) and flip-flops.
High-speed optical links and processors for the ATLAS Level-1 Calorimeter Trigger upgrade B.Bauss, V.Büscher, R.Degele, A.Ebling, W.Ji, C.Meyer, S.Moritz,
ATLAS L1 Calorimeter Trigger Upgrade - Uli Schäfer, MZ -
Phase-0 topological processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Level-1 Topology Processor for Phase 0/1 - Hardware Studies and Plans - Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
JEM upgrades and optical data transmission to FEX for Phase 1 Andi E. & Uli S. Uli Schäfer 1.
Uli Schäfer 1 S-L1Calo upstream links architecture -- interfaces -- technology.
Uli Schäfer 1 (Not just) Backplane transmission options Upgrade will always be in 5 years time.
Uli Schäfer 1 (Not just) Backplane transmission options.
S. Silverstein For ATLAS TDAQ Level-1 Trigger updates for Phase 1.
Samuel Silverstein Stockholm University L1Calo upgrade hardware planning + Overview of current concept + Recent work, results.
> >
Uli Schäfer 1 CP/JEP backplane test module What’s the maximum data rate into the S-CMM for phase-1 upgrade ?
S. Silverstein For ATLAS TDAQ Level-1 Trigger upgrade for Phase 1.
Uli Schäfer 1 (Not just) Backplane transmission options.
Samuel Silverstein Stockholm University L1Calo upgrade discussion Overview Issues  Latency  Rates  Schedule Proposed upgrade strategy R&D.
Switching for BTeV Level 1 Trigger Jinyuan Wu (For the BTeV Collaboration)
JFEX Uli Schäfer 1 Mainz. Jet processing Phase-0 jet system consisting of Pre-Processor Analogue signal conditioning Digitization Digital signal processing.
Status and planning of the CMX Philippe Laurens for the MSU group Level-1 Calorimeter Trigger General Meeting, CERN May 24, 2012.
CMX (Common Merger eXtension module) Y. Ermoline for CMX collaboration Preliminary Design Review, Stockholm, 29 June 2011.
JFEX Uli Schäfer 1 Mainz Logos ? jFEX (inc. specific software/firmware & Tilecal input signal, options) 30'
Atlas L1Calo CMX Card CMX is upgrade of CMM with higher capacity 1)Inputs from JEM or CPM modules – 40 → 160Mbps (400 signals) 2)Crate CMX to System CMX.
L1Calo Intro Cambridge Group, Dec 2008 Norman Gee.
Ch.9 Sequences and Series Section 4 –Arithmetic Series.
Leo Greiner IPHC DAQ Readout for the PIXEL detector for the Heavy Flavor Tracker upgrade at STAR.
Last week Installed PADS and XILINX Learning PADS (tutorials of PADS Layout and Logick) Web- code.google.com/p/hv8cb/ Learning about my project.
Wilco Vink 1 Outline Optical station Vertex processor board Output board Latency.
Alan Watson ATLAS Overview week, Prague, 17/09/2003 Rx   Calorimeters (LAr, Tile) 0.2x x Mb/s analogue ~75m 0.1x0.1 RoI Builder L1 CTP.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
CSC ME1/1 Upgrade Status of Electronics Design Mikhail Matveev Rice University March 28, 2012.
CKM Data Source System CKM Electronics Group July 2003.
CMX Hardware Overview Chip Brock, Dan Edmunds, Philippe Yuri Wojciech Michigan State University 12-May-2014.
ATLAS Trigger / current L1Calo Uli Schäfer 1 Jet/Energy module calo µ CTP L1.
Algorithms and TP Y. Ermoline et al. Level-1 Calorimeter Trigger Joint Meeting, Heidelberg, January 11-13, 2010.
Testing of ABC  Not to scale! 100nF Edge Sensor wired to A9, A10 ? ABC nF NB graphic is not an exact match with “ABC_Pads_V5.2.pdf”
CMX Hardware Overview Chip Brock, Dan Edmunds, Philippe Yuri Wojciech Michigan State University 19-May-2014.
The ATLAS Global Trigger Processor U. Schäfer Phase-2 Upgrade Uli Schäfer 1.
WEEK 1 You have 10 seconds to name…
DAQ Subsystem Christopher Crawford University of Kentucky Robert Grzywacz University of Tennessee April DoE, Germantown MD.
12 th Workshop on Electronics for LHC experiments - Valencia- 25 th - 29 th Sept. 2006Gilles MAHOUT Production Test Rig for the ATLAS Level-1 Calorimeter.
Upgrading the ATLAS Level-1 Calorimeter Trigger using Topological Information Yuri ERMOLINE, Michigan State University TWEPP 2010, Aachen, Germany,
ICHEC Presentation ESR2: Reconfigurable Computing and FPGAs ICE-DIP Srikanth Sridharan 9/2/2015.
Upgrade: Calo Trigger Calorimeter detector 20 Link = 4 copper wire Serial LVDS 280Mhz 32
FPGA Ethernetlink to DAQ level translation SMA/ LEMO RJ45 TLU Virtex 6 6 HDMI fanout HDMI OUT e.g. DCC-fanout HDMI IN Xilinx ML605-Board global clock trigger.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
Status of DCC CALICE WEEK University of Manchester September 9, 2008 Franck LLR Polytechnique.
DAQ Selection Discussion DAQ Subgroup Phone Conference Christopher Crawford
Samuel Silverstein, SYSF ATLAS calorimeter trigger upgrade work Overview Upgrade to PreProcessor MCM Topological trigger.
CMX: Update on status and planning Yuri Ermoline, Wojciech Dan Edmunds, Philippe Laurens, Chip Michigan State University 7-Mar-2012.
Latency / Tilecal o/e converters VME extender Uli Schäfer 1.
Samuel Silverstein, Stockholm University For the ATLAS TDAQ collaboration The Digital Algorithm Processors for the ATLAS Level-1 Calorimeter Trigger.
E. Hazen -- Upgrade Week1 HCAL uTCA Readout Plan E. Hazen - Boston University for the CMS HCAL Collaboration.
E. Hazen1 AMC13 Project Status E. Hazen - Boston University for the CMS Collaboration.
Configuration and local monitoring
ATLAS calorimeter and topological trigger upgrades for Phase 1
Present System Back-end Front End PMT ROS Optical links ADC Pipeline
L1Calo Phase-1 architechure
J. R. A Booth, D. G. Charlton, C. J. Curtis, P. J. W. Faulkner, S
L1Calo upgrade discussion
Upgrade of the CSC Endcap Muon Port Card and Optical Links to CSCTF
BACK SOLUTION:
Notes Over 9.6 An Equation with One Solution
Multiplexer Implementation of Digital Logic Functions
Level-1 Calo Monitoring
.., - I ':\ ' !' #
I ;J\;J\ _\_\ -
Presentation transcript:

PreProcessor Upgrade Issues Victor Andrei Kirchhoff-Institut für Physik (KIP) Ruprecht-Karls-Universität Heidelberg L1Calo Weekly Meeting, 10 January 2013

SUM ch1 ch2 ch3 ch4 BCMUX FPGA (Spartan-6) MCM #1 10 LVDS-Tx MCM #16 CP1 CP2 JEP JEPJEP CPCP Virtex-II 32x 16x 480Mb/s FPGA J2J2 power PPM LCD (f/o & routing) to CP (LVDS cables) to JEP (LVDS cables) to DAQ r/o data RGTM V.Andrei, KIP L1Calo Weekly Meeting, 10/01/ Current System

ch1 ch2 ch3 ch4 BCMUX FPGA (Spartan-6) MCM #1 MCM #16 CP1 10 CP2 JEP MUX + LVDS-Tx LVDS-Tx JEPJEP CPCP Spartan-6/Artix-7 32x 16x 480Mb/s 960Mb/s FPGA J2J2 power PPM nLCD (f/o & routing) to CP (LVDS cables) to JEP (LVDS cables) to DAQ r/o data RGTM V.Andrei, KIP L1Calo Weekly Meeting, 10/01/ Phase-I: first solution

ch1 ch2 ch3 ch4 BCMUX FPGA (Spartan-6) MCM #1 MCM #16 CP1 10 CP2 JEP MUX + LVDS-Tx LVDS-Tx CPCP JEPJEP JEPJEP CPCP nLCD (f/o & routing) Spartan-6/Artix-7 32x 16x 480Mb/s 960Mb/s FPGA SNAP12 to CP (LVDS cables) to JEP (LVDS cables) J2J2 to DAQ r/o data Xilinx 7 Series Rear Extension power PPM to jFEX (optic fibers) RGTM V.Andrei, KIP L1Calo Weekly Meeting, 10/01/ Phase-I: second solution (A) ? FPGA

SUM ch1 ch2 ch3 ch4 BCMUX FPGA (Spartan-6) MCM #1 10 LVDS-Tx MCM #16 CP1 CP2 JEP JEPJEP CPCP Virtex-II 32x 16x 480Mb/s FPGA J2J2 power PPM LCD (f/o & routing) to DAQ r/o data RGTM V.Andrei, KIP L1Calo Weekly Meeting, 10/01/ to CP (LVDS cables) to JEP (LVDS cables) Xilinx 7 Series Rear Extension to jFEX (optic fibers) FPGA SNAP12 CPCP JEPJEP Phase-I: second solution (B)