WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Michał Bochenek Work Package 3: On-Detector Power.

Slides:



Advertisements
Similar presentations
Development of a DC/DC converter for low voltage power distribution in LHC upgrades. Stefano Michelis Supervisor: Federico Faccio ELACCO mid-term review.
Advertisements

Electronics’2004, Sozopol, September 23 Design of Mixed Signal Circuits and Systems for Wireless Applications V. LANTSOV, Vladimir State University
Spring 08, Jan 15 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
Spring 07, Jan 16 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
1 High Speed Fully Integrated On-Chip DC/DC Power Converter By Prabal Upadhyaya Sponsor: National Aeronautics and Space Administration.
Tullio Grassi ATLAS–CMS Power Working Group 31 March 2010 DC-DC converters and Power Supplies requirements for CMS HCAL Phase 1 Upgrade.
Mid Term Review Meeting, 26 September 2012S. GIRON1 * The research project has been supported by a Marie Curie Early Initial Training Network Fellowship.
ACES Workshop 3-4 March, 2009 W. Dabrowski Serial power circuitry in the ABC-Next and FE-I4 chips W. Dabrowski Faculty of Physics and Applied Computer.
Switched capacitor DC-DC converter ASICs for the upgraded LHC trackers M. Bochenek 1,2, W. Dąbrowski 2, F. Faccio 1, S. Michelis 1 1. CERN, Conseil Européen.
CMS Upgrade Workshop November Fermilab POWER DISTRIBUTION SYSTEM STUDIES FOR THE CMS TRACKER Fermilab,University of Iowa and University of Mississippi.
1 Quarterly Technical Report 1 for Pittsburgh Digital Greenhouse Kyusun Choi The Pennsylvania State University Computer Science and Engineering Department.
Robert McLaren CERN 25 th February 2009www.cern.ch/aceole/meetings This started as a one slide presentation: Messages from Brussels and finance info But....
EUDET Report - MICELEC Activities Design Tools Status.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Yi Ling Hwong (ESR), CMS DAQ Yi Ling Hwong CMS.
WP2: Detector development Summary G. Pugliese INFN - Politecnico of Bari.
Work Package 2: ASIC building blocks for SLHC ACEOLE Twelve Month Meeting 1 st October 2009 CERN – Geneva, Switzerland Paulo Moreira.
Design of Front-End Low-Noise and Radiation Tolerant Readout Systems José Pedro Cardoso.
TALENT Status and Future 16/07/14H.Pernegger, M.Capeans1.
Summary of Work Package 8- Power distribution Marc Weber Pace of power distribution R&D remains very high Lot’s of progress, but technical challenges are.
Work Package 5 Data Acquisition and High Level Triggering System Jean-Christophe Garnier 3/08/2010.
The Balance Between Theoretical and Practical Work Within Electrical and Computer Engineering Courses Dr. Bahawodin Baha March Development Partnerships.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE End of Project 15 TH SEPTEMBER 2012 This research project has been supported by a Marie.
ICE-DIP Mid-term review Data Transfer WP4a - ESR4: Aram Santogidis › 16/1/2015.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Adriana Telesca Mid Term Review 3 rd August 2010.
ACEOLE Review Early Stage Researcher, WP5 Dan Octavian SAVU.
Work Package 3 On-detector Power Management Schemes ESR Michal Bochenek ACEOLE Twelve Month Meeting 1st October 2009 WPL Jan Kaplon.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Mid-term review presentation 3rd August 2010 Ioannis.
Background: VLSI Courses at Lafayette  ECE VLSI Circuit Design  Original form: “tall thin designer”  VLSI Processing  CMOS Transistor Characteristics.
CSC ME1/1 Upgrade Status of Electronics Design Mikhail Matveev Rice University March 28, 2012.
1 Possible integrated solutions to the power distribution puzzle in LHC upgrades F.Faccio, S.Michelis CERN – PH/MIC.
Testability of Analogue Macrocells Embedded in System-on-Chip Workshop on the Testing of High Resolution Mixed Signal Interfaces Held in conjunction with.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Background Overview of the work Secondments, conferences.
Advanced Semiconductor Technologies for SLHC A. Marchioro / PH-ESE.
Power Working Group Summary Philippe Farthouat Magnus Hansen DC-DC Plug-in Module based on Rad Tol AMIS2 ASIC.
Common ATLAS/CMS Electronics Workshop March, 2007 W. Dabrowski Atlas ABCNext/SiGe W. Dabrowski Faculty of Physics and Applied Computer Science AGH.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 ASIC Building Blocks for SLHC ACEOLE Mid Term.
AMS HVCMOS status Raimon Casanova Mohr 14/05/2015.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Work Package 2 Radiation-hard ASIC building blocks.
03-Aug-10 ACEOLE Mid Term Review Hans Versmissen.
A complete DC/DC converter ASIC for LHC upgrades S. Michelis, F. Faccio, G. Blanchot, I. Troyano CERN PH-ESE S.Saggini University of Udine, Italy Twepp.
BeamCal Electronics Status FCAL Collaboration Meeting LAL-Orsay, October 5 th, 2007 Gunther Haller, Dietrich Freytag, Martin Breidenbach and Angel Abusleme.
Pixel power R&D in Spain F. Arteche Phase II days Phase 2 pixel electronics meeting CERN - May 2015.
Mid Term Review Meeting, 26 September 2012J. MONTAÑO1 * The research project has been supported by a Marie Curie Early Initial Training Network Fellowship.
EUDET-MICELEC Status Report October 2007 A. Marchioro / CERN-PH.
MUG meeting Wrap Up A new version of the CMOS8RF (130nm) Mixed Signal Design kit has been developed at CERN and is ready for release.  Based on the foundry.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
CERN 1st October 2009www.cern.ch/aceole/meetings ACEOLE: WP6 From Annex I: “Work package 6 covers research contributions, transfer of knowledge and planning.
DC-DC Conversion Studies – Status Report from Aachen Tracker Upgrade Power WG Meeting February 13 th, 2009 Lutz Feld, Rüdiger Jussen, Waclaw Karpinski,
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Magnoni Luca Early Stage Researcher WP5 - ATLAS.
RESEARCHERS WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 The agenda Coordinator's Welcome 09:05.
RESEARCHERS WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 ACEOLE WP4 Optical Transmission Systems.
May 2007DC-DC --- US ATLAS Upgrade R&D --- Garcia-Sciveres1 DC-DC converter R&D US ATLAS Upgrade UCSC May 2007.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Myself Training Technical Dissemination Impact.
Introduction to the Electronics and Readout Systems Session Ph. Farthouat, CERN.
Jorgen Christiansen, CERN PH-ESE 1.  EPIX ITN proposal did not get requested EU funding ◦ CERN based proposals did very bad this time. ◦ I better not.
R&D status of the very front end ASIC Tilecal week (7 October 2011) François Vazeille Jacques Lecoq, Nicolas Pillet, Laurent Royer and Irakli Minashvili.
Project number: Andreas Sakellariou – PRISMA ELECTRONICS 1 st EU Mid-Term Review meeting 7 November 2014.
Mid Term Review Meeting, 26 September * This research project has been supported by a Marie Curie Early Initial Training Network Fellowship of the.
CERN 1sr October 2009www.cern.ch/aceole/meetings ACEOLE: Twelve Month Meeting  Welcome, news of upcoming events, EC related events  Reports from Work.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 ASIC Building Blocks for SLHC ACEOLE Mid Term.
Custom ICs for Radiation Detection & Imaging
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Work Package 1: Pixel detector systems for particle.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Mid-term review presentation 3rd August 2010 Spyridon.
Summary of IAPP scientific activities into 4 years P. Giannetti INFN of Pisa.
A Gain/Efficiency-Improved Serial- Parallel Switched-Capacitor Step-Up DC– DC Converter IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—I: REGULAR PAPERS, VOL.
Materials and systems Pathway Subject(s): VCE Systems Engineering
Mini-drawers, FE-ASIC , Integrator
Mid-term review presentation 3rd August 2010
A Low Power Readout ASIC for Time Projection Chambers in 65nm CMOS
Microgrid Converter Modeling and Control
Presentation transcript:

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Michał Bochenek Work Package 3: On-Detector Power Management Schemes

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Training: Workshops and conferences Technical training Complementary training: language and management Work: General description and progress with main research activities Goals and milestones Additional research activities Dissemination: Presentations, posters, papers The participation and organisation of network events Impact & plans for future Outline:

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Training

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 SLHC-PP Annual Meeting (February 2009) International Solid-State Circuits Conference (February 2009) Adaptive Power Management Course Low-voltage and Mixed Signal CMOS Circuit Design Course Second Common ATLAS CMS Electronics Workshop for SLHC (March 2009) EIROforum School of Instrumentation (ESI) (May 2009) TWEPP-09 Topical Workshop on Electronics for Particle Physics (September 2009) Power Working Group Meeting ATLAS–CMS Power Working Group (March 2010) Learning from workshops and conferences

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Operational Amplifiers: Theory & Design (November 2008) Adaptive Power Management Course (February 2009) Low-Voltage and Mixed Signal CMOS Circuit Design Course (February 2009) Low-Power, Low Voltage Analog IC Design (June 2009) Introduction to Analogue IC Design: Layout and post layout verification (November 2010) Introduction to Analogue IC Design: Schematic entry and simulation (January 2010) Radiological Protection Course (January 2010) Technical training

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Language course (French) - 3 levels completed (October 2008 – June 2010) Managing Teams (November 2009) Marie Curie Fellows at CERN for general and poster presentations (November 2010) Project Engineering (January 2010) Leaders in science – learning from experience (June 2010) Complementary training

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Work

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 My Work: Motivation & Background After the High Luminosity Upgrade, the number of channels in SLHC tracker will be increased 10 times. Although the electronics in the ATLAS tracker will operate at reduced voltage, the power consumption will remain the same. New solutions for power management are under development. There are possible solutions assuming the use of DC-DC switched- capacitor converters.

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Step-down converter ABCN 2.8V gnd DC/DC buck converter on module ABCN Digital 0.9 V Voltage Regulator 1.2 V ABCN Analog DC-DC Step- down /2 2V gnd DC/DC buck converter on module DC-DC Step- down /2 1.4 V 10V

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Step-up converter vddd gndd vdda gnda Fully integrated Shunt Regulator ABCN Digital 0.9 V 1.2V1.2V 1.5V1.5V ABCN DC-DC Charge pump Voltage Regulator ABCN Analoge

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Implementation on the chip The 2x2 mm 2 chip designed in 130 nm IBM technology was submitted during the tape-out in June. The chip consists of four prototype devices: Two step-down switched capacitor converters, Two charge pumps.

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Goals and milestone status Tasks completed: Training (CAD tools, rad-tol ASIC design) The design of the two types of the DC-DC switched-capacitor converters: Choosing the proper architecture which fulfills the requirements SPECTRE simulations that included corner and statistical analysis Drawing the layout of both devices Assembling the whole chip containing the prototype devices In progress: Design of the voltage regulators (submission in November) To be done: Lab (radiation) tests of the converters (probably in October) Integration of converters and the regulators on the proto module Fabricate the final ASIC and preliminary tests

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Radiation effects and chip assembly The main task is to measure the influence of the radiation on the parameters of MOS devices at room and low temperature. The test structures used in those experiments were manufactured in 90nm and 130nm IBM technology. The 2x2 mm 2 “SEULogic” consists of two main parts: Shunt regulator for the serial powering scheme, Purely digital part which will be used for testing 130 nm design kit digital flow.

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 TWEPP-09 Topical Workshop on Electronics for Particle Physics “An integrated DC-DC step-up charge pump and step-down converter in 130 nm technology” (poster + paper) ATLAS–CMS Power Working Group “Design of on-chip switched capacitor converters” (presentation) TWEPP-10 Topical Workshop on Electronics for Particle Physics “Switched capacitor DC-DC converter ASICs for the upgraded LHC trackers” (presentation + paper) … and many other presentations during the official and unofficial meetings Participation in organizing the TDAQ School in Rome 2011 Organizing the paper reviews for TWEPP-10 Dissemination

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Impact & plans for the future My work within the WP3 is related to the topic of my PhD. An increase in my technical knowledge, professional skills and experience in microelectronics and high energy physics. Better skills with time management from working on several projects in parallel. Improvement with my social skill (organizing events, giving presentations) in a multi-national environment. Numerous technical and non-technical courses will help me to improve my job-skills for the future.

WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Thank you!