PPIB and ODMB Status Report Rice University April 19, 2013.

Slides:



Advertisements
Similar presentations
02/06/2014James Leaver Slink Transition Card. 02/06/2014James Leaver Slink Transition Card Simple 6U board: –Provides interface between FED and Slink.
Advertisements

Controller Tests Stephen Kaye Controller Test Motivation Testing the controller before the next generation helps to shake out any remaining.
CPT Week, Nov 2003, B. Paul Padley, Rice University1 CSC Trigger Status, MPC and Sorter B. Paul Padley Rice University November 2003.
Sector Processor – to – Muon Sorter tests M.Matveev Rice University January 8, 2004.
ESODAC Study for a new ESO Detector Array Controller.
04/02/2004 az Outer Tracker Distribution Boxes 1 EFNI H K Outer Tracker Distribution Boxes Ad Berkien Tom Sluijk Albert Zwart.
Endcap Muon meeting: UC Davis, Feb , 2005 J. Hauser UCLA 1 TMB and RAT Status Report Outline: Current status of TMB and RAT boards Noise measurements.
RPC Electronics Status Overall system TDC –Digitizing frequency issue (determine the bin size of the TDC value) Discriminator test result Trigger module.
Calice ECAL Readout Hardware Status report Adam Baird ECAL Meeting 26 Sept 2003 LLR-Ecole Polytechnique.
Uli Schäfer JEM Status and plans Firmware Hardware status JEM1 Plans.
Global Trigger H. Bergauer, K. Kastner, S. Kostner, A. Nentchev, B. Neuherz, N. Neumeister, M. Padrta, P. Porth, H. Rohringer, H. Sakulin, J. Strauss,
Status and planning of the CMX Philippe Laurens for the MSU group Level-1 Calorimeter Trigger General Meeting, CERN May 24, 2012.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
ARISSat-1 Critical Design Review Orlando, Feb 15, 2010 Inter-Connect Board (ICB) Jerry Zdenek
TID and TS J. William Gu Data Acquisition 1.Trigger distribution scheme 2.TID development 3.TID in test setup 4.TS development.
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
DCS Detector Control System Hardware Dirk Gottschalk Volker Kiworra Volker Lindenstruth Vojtech Petracek Marc Stockmeier Heinz Tilsner Chair of Computer.
Straw Electronics status and preparation for the technical run NA62 workshop Siena.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
LNL 1 SLOW CONTROLS FOR CMS DRIFT TUBE CHAMBERS M. Bellato, L. Castellani INFN Sezione di Padova.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
CSC EMU Muon Sorter (MS) Status Plans M.Matveev Rice University August 27, 2004.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
Global Trigger H. Bergauer, Ch. Deldicque, J. Erö, K. Kastner, S. Kostner, A. Nentchev, B. Neuherz, N. Neumeister, M. Padrta, P. Porth, H. Rohringer, H.
CSC Endcap Muon Sorter Mezzanine Board Rice University July 4, 2014.
11/5/2015Mircea Bogdan1 Annie’s Central Card Status Report - 8/21/2015 The University of Chicago.
Upgrade of the CSC Endcap Muon Port Card and Optical Links to CSCTF Mikhail Matveev Rice University 17 August 2012.
CSC EMU/Track Finder Clock and Control Board (CCB’2004) Status Plans M.Matveev Rice University August 27, 2004.
Upgrade of the CSC Endcap Muon Port Card Mikhail Matveev Rice University 1 November 2011.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
CSC ME1/1 Upgrade Status of Electronics Design Mikhail Matveev Rice University March 28, 2012.
FED RAL: Greg Iles5 March The 96 Channel FED Tester What needs to be tested ? Requirements for 96 channel tester ? Baseline design Functionality.
TELL-1 and TDC board: present status and future plans B. Angelucci, A. Burato, S. Venditti.
Acquisition Crate Design BI Technical Board 26 August 2011 Beam Loss Monitoring Section William Vigano’ 26 August
1 ME1/1 OTMB Production Readiness Review: Schedule and Budget Darien Wood Northeastern University For the ME1/1 Electronics Project.
1 ME1/1 ODMB Production Readiness Review: Schedule and Budget Darien Wood Northeastern University For the ME1/1 Electronics Project.
SP04 Production Lev Uvarov RICE Muon Trigger Meeting August 27, 2004.
Stan Durkin EMU Meeting, Purdue Univ. Oct. 6, VCC Hardware Production Status Firmware compile issues delayed testing and burn-in. Last 15 boards.
US CMS DOE/NSF Review, May Cal. Trig. 4 Gbaud Copper Link Cards & Serial Link Test Card - U. Wisconsin Compact Mezzanine Cards for each Receiver.
CSC Muon Sorter M. Matveev Rice University January 7, 2003.
CSC ME1/1 Patch Panel Interconnect Board (PPIB) Mikhail Matveev Rice University February 27, 2013.
US CMS DOE/NSF Review, 20 November Trigger - W. Smith1 WBS Trigger Wesley H. Smith, U. Wisconsin CMS Trigger Project Manager DOE/NSF Status.
J1 J3 J2 FF0FF1FF2FF3FF4FF5 DM DD System ACE DC  DC The Cartoon Guide to the ZPD.
Upgrade of the CSC Endcap Muon Port Card with Spartan-6 FPGA Mikhail Matveev Rice University 30 April 2012.
Dick Loveless Upgrade report 12 Oct EMU Upgrade Report Dick Loveless University of Wisconsin 12 October 2012.
CCB to OH Interface M.Matveev Rice University November 12,
Status of the Beetle front-end chip carrier for SRS Lorne Levinson Weizmann Institute of Science Rehovot, Israel L. Levinson, Weizmann Institute, Nov.
CCB to OH Interface M.Matveev Rice University February 22,
New digital readout of HFRAMDON neutron counters Proposal Version 2.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
DAQ ELECTRONICS 18 March 2015MEG Collaboration Meeting, Tokyo Stefan Ritt.
E. Hazen - DTC1 DAQ / Trigger Card for HCAL SLHC Readout E. Hazen - Boston University.
The Data Handling Hybrid Igor Konorov TUM Physics Department E18.
LHCb Outer Tracker Upgrade Actel FPGA based Architecture 117 januari 2013 Outline ◦ Front end box Architecture ◦ Actel TDC ◦ Data GBT interface ◦ Data.
ECAL electronics schedule JFMAMJJASONDJFMAM Prototype 2 boards Design Layout Fabrication and assembly Testing, including VFE prototype tests Production.
OTMB Development and Upgrade Plan for LS2
DCFEB Production for LS2
CSC Hardware Upgrade Status
VME Bus error A possible error condition for TMB whose firmware has been “misloaded” is to cause Bus Error on VME crate controller (VCC) at power up… Under.
CSC EMU Muon Port Card (MPC)
Combined SR/SP UF Fits all of previous SP board logic! Main FPGA
EMU Slice Test Run Plan a working document.
CCB to OH Tests at Rice M.Matveev Rice University May 12, 2016.
CMS EMU TRIGGER ELECTRONICS
VELO readout On detector electronics Off detector electronics to DAQ
ALCT, TMB Status, Peripheral Crate Layout, CSC Event Display
University of California Los Angeles
Jason Gilmore Vadim Khotilovich Alexei Safonov Indara Suarez
VCC Hardware Production Status
CSC Muon Sorter Status Tests Plans M.Matveev August 21, 2003.
Presentation transcript:

PPIB and ODMB Status Report Rice University April 19, 2013

Test Stand at Rice April 19, skewclear cables (10 m)Seven SCSI cables (1.8 m) (temporary) PPIB7 CFEBs

PPIB Tests April 19, ● Power (all 9 cables connected, clock and most other signals running): - Output of the ODMB: 3.28V (8 lines in two 10m cables) - Input of the PPIB: 2.92V Need a separate voltage regulator on ODMB board - Current: 730 mA (~2.5W) ● 40MHz clock distribution on the PPIB is not perfect (7 loads, long line). Partial solution: use one of the four SN74LVC244 buffer (+ two wires). Need a dedicated clock driver in the final design. ● Inverted INJPLS signal (mistake in the schematic and layout). Fixed with wires. ● Can see all the signals on CFEB receivers, but SCSI cables distort the signals (twisted pairs do not match our dif pairs). OK with 3m Fischer-Backus sample cable. ● JTAG test: can reliably read FPGA ChipID from DCFEB to ODMB through the PPIB

ODMB Tests April 19, ● All major parts on all 5 boards work as expected (power, FPGA/PROM access, QPLL, VME FPGA and VME discrete logic interfaces, System Monitor, PPIB copper interface) ● CCB interface initially didn’t work. Found IC37, IC39, IC43, IC41 to be GTL16612 instead of GTLP Three of them (IC37, IC39, IC41) have been replaced on all boards. ● SNAP12 receiver work as expected (at least 8 channels out of 12; but this is because my transmitter is only 8-channel). The OT1 (80Mhz) and OT2 (125Mhz) optical transceivers need more work (firmware) ● Tried to load the FPGA with a.bit file via VME. The FPGA is stuck in such a state that neither CCB Hard Reset, not front panel push button helps. Only power cycle can bring FPGA back to normal state. Reproducible. Continue investigation in contact with Stan and Ben. ● All LVDS transmitters to PPIB are powered from 2.5V instead of 3.3V. ● BERR and SYSFAIL outputs to VME, even if disabled in firmware, somehow force the VCC to “Busy” state… T2 and T3 removed on all boards…now OK ● Not tested: LVMB interface; ODMB-to-TMB backplane interface

Board Status April 19, ● PPIB: - 15 boards fabricated - 2 bare boards at CERN - 7 boards fully assembled: #1 at Rice, #2 at OSU #3 at UCSB #4, #5, #6, #7 shipped to CERN on April 18 ● ODMB: #1 at OSU #2 at UCSB #3 at Rice #4 shipped to CERN on April 18 #5 shipped to CERN on April 18 Missing front panels and stiffeners… Users be careful!