1 HsinChu - December 5, 20061 Yield Enhancement - International Technical Working Group ITRS HsinChu December 5, 2006 Lothar Pfitzner, Fraunhofer-IISB,

Slides:



Advertisements
Similar presentations
Why is it important to literacy acquisition?
Advertisements

Metrology Roadmap Europe Rien Stoup(PAN Analytical) Mauro Vasconi (ST)
April 26-27, 2001 Ed Hall Work in Progress – Not for Publication Modeling and Simulation TWG Attendees Wim ShoenmakerEurope Gilles Le CarvalEurope Herve.
Work in Progress --- Not for Publication Japan Taiwan US Ken Monnig Christopher Case Europe Hans-Joachim Barth Dirk Gravesteijn Korea ITWG Meeting.
1 Feb19, 2003 ITRS 2003, Sunnyvale, Ca ITRS Conference April 3-4, 2003 Amsterdam, Netherlands ITRS 2003 Yield Enhancement TWG Attendees: Mike Retersdorf.
18 July 2001 Work In Progress – Not for Publication 2001 ITRS Test Chapter ITRS Test ITWG Mike Rodgers Don Edenfeld.
IRC Roll-Out/Plenary 4/4 Technology Node identified by xx90 –Minimum Half-Pitch of Metal 1 of either DRAM or Logic –Logic node presently being represented.
1 Seoul - December Yield Enhancement - International Technical Working Group ITRS Conference Seoul - December 2008 Lothar Pfitzner, Fraunhofer-IISB,
ITRS Winter Conference 2006 The Ambassador Hotel Hsin Chu Taiwan 1 ITRS IRC/ITWG Meetings HsinChu December 4, 2006 UPDATED Linda Wilson
ITRS Summer Conference 2010 USA 1 Work in Progress: Not for Distribution ESH ITWG Jim Jewett Environmental, Safety and Health Chapter ITRS 2010 Hans-Peter.
ESH ITWG April 7, 2006 Vaals, Netherlands Summary of Environmental, Health and Safety Chapter ITRS 2006.
RF and AMS Technologies for Wireless Communications Working Group International Technology Roadmap for Semiconductors Radio Frequency and Analog/Mixed-Signal.
Work in Progress --- Not for Publication PIDS Summary, Peter M. Zeitzoff US Chair ITWG Meeting Vaals, Netherlands April 6-7, 2005.
Litho ITRS Update Lithography iTWG July 2010.
Michael Lercel And the rest of the Litho TWG’s
Metrology Roadmap 2003 Update EuropeUlrich Mantz (Infineon) Mauro Vasconi (ST) JapanMasahiko Ikeno (Mitsubishi) Toshihiko Osada (Fujitsu) Akira Okamoto.
Work in Progress --- Not for Publication 6 December Interconnect Working Group ITRS 2000 Lakeshore Hotel, Hsinchu, Taiwan, R.O.C. 6 December 2000.
International Technology Roadmap for Semiconductors
ITRS Winter Conference 2008 USA 1 Work in Progress: Not for Distribution ESH ITWG Jim Jewett Environmental, Safety and Health Chapter ITRS 2009 Hans-Peter.
Work in Progress --- Not for Publication 18 July 2001 Work In Progress – Not for Publication Interconnect Working Group 2001 Draft 18 July 2001 San Francisco.
1 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference ITRS Conference July 2004 San Francisco, California 2004 ITRS Yield Enhancement.
4 December 2002, ITRS 2002 Update Conference Interconnect Working Group ITRS December 2002 Tokyo.
Metrology Roadmap 2000 Update EuropeAlec Reader (Philips) Wilfried Vandervorst (IMEC) Rudolf Laubmeier (Infineon) Rudolf Laubmeier (Infineon) JapanFumio.
1 DRAFT - NOT FOR PUBLICATION April 5-7, 2006, Maastricht ITRS - YE ITWG Meeting in Maastricht April 6-7, 2006 Lothar Pfitzner, ,
4 December 2002, ITRS 2002 Update Conference - Tokyo Front End Processes ITRS 2002 Update Conference December 4, 2002 Tokyo, JAPAN International TWG Members:
Conference in San Francisco
1 San Francisco July 14, 2010 ITRS - YE ITWG Conference in San Francisco (USA) July 14, 2009 L. Pfitzner,
ITRS - YE ITWG Conference in HsinChu December 5, 2012 Lothar Pfitzner
ITRS Design ITWG Design and System Drivers Worldwide Design ITWG Key messages: 1.- Software is now part of semiconductor technology roadmap 2.-
International Technology Roadmap for Semiconductors 2001
1 San Francisco - July Yield Enhancement - International Technical Working Group ITRS Conference San Francisco - July 2008 Lothar Pfitzner, Fraunhofer-IISB,
ITRS Roadmap Design + System Drivers Makuhari, December 2007 Worldwide Design ITWG Good morning. Here we present the work that the ITRS Design TWG has.
2009 Litho ITRS Update Lithography iTWG July 2009.
Lithography iTWG 2009 Summary
ITRS Metrology Roadmap 2009 EuropeBart Rijpers (ASML) JapanYuichiro Yamazaki (Toshiba) Eiichi Kawamura (Fujitsu Microelectronics) Masahiko Ikeno.
24 July 2002 Work In Progress – Not for Publication Modeling and Simulation ITWG Jürgen Lorenz - FhG-IISB ITWG/TWG Members H. Jaouen, STM * W. Molzer,
1 San Francisco July 13, 2011 ITRS - YE ITWG Conference in San Francisco (US) July 13, 2011 Lothar Pfitzner
1 Makuhari Messe December 3, 2010 ITRS - YE ITWG Conference in Makuhari Messe (Japan) December 3, 2010 Lothar Pfitzner
1 24 July 2002 Work In Progress – Not for Publication ITRS Conference 2002 July 24, 2002 San Francisco, California ITRS 2002 Yield Enhancement Update Milton.
Modeling and Simulation ITWG San Francisco, July 24, July 2002 Work In Progress – Not for Publication Modeling and Simulation ITWG Jürgen Lorenz.
4 December 2002, ITRS 2002 Update Conference Modeling and Simulation ITWG Jürgen Lorenz - FhG-IISB ITWG/TWG Members H. Jaouen, STM * W. Molzer, Infineon.
Overall Roadmap Technology Characteristics (ORTC) 2012
Modeling and Simulation ITWG Tokyo, December 4, 2002 Modeling and Simulation ITWG Jürgen Lorenz - FhG-IISB ITWG/TWG Members H. Jaouen, STM * W. Molzer,
Litho ITRS Update Lithography iTWG December 2008.
ITRS Defect Reduction Technology Christopher Long, ISMT/IBM Milt Godwin, AMAT ITRS 2000 Conference July16-18, 2001 San Francisco,CA International Technology.
4 December 2002, ITRS 2002 Update Conference Metrology Roadmap 2002 Update EuropeUlrich Mantz (Infineon) Alec Reader (Philips Analytical) Mauro Vasconi.
Metrology Roadmap 2008.
Metrology Roadmap 2007.
ICAO Radio Spectrum SeminarMID Office, Cairo, 4 – 6 June Frequency Assignment Planning Prepared by Torsten Jacob ICAO ANB/CNS.
LABORATORY ACTIVITIES FOR REGENTS CHEMISTRY. Many laboratory activities require measurements. Science uses the S.I. (Metric System) of measurements.
Stefan Hild, Andreas Freise University of Birmingham Roland Schilling, Jerome Degallaix AEI Hannover January 2008, Virgo week, Pisa Advanced Virgo: Wedges.
EPE-PEMC th International Conference EPE-PEMC 2006 Portorož Torque Ripple Reduction by Means of a Duty- ratio Controller in a DTC-PMSM Drive Xavier.
MUSHI-Life Presenter Richard Joiner Designer : Chris Quintana.
Design and Use of Memory-Specific Test Structures to Ensure SRAM Yield and Manufacturability F. Duan, R. Castagnetti, R. Venkatraman, O. Kobozeva and S.
© 2008 Cisco Systems, Inc. All rights reserved.Cisco Confidential 1 Bill Eklow October 26, D Test Issues.
…We have a large reservoir of engineers (and scientists) with a vast background of engineering know-how. They need to learn statistical methods that can.
1 Noordwijk April 23-/ April 2012 Summary for Plenary Abraham Arceo (Sematech) Arnaud Favre (adixen) Herve Fontaine (CEA Leti) Guillaume Gallet.
1 DRAFT - NOT FOR PUBLICATION 16 July 2003 – ITRS Public Conference ITRS Conference July , 2003 San Francisco, California 2003 ITRS Yield Enhancement.
Robust Design – The Taguchi Philosophy
A Stepwise Modeling Approach for Individual Media Semantics Annett Mitschick, Klaus Meißner TU Dresden, Department of Computer Science, Multimedia Technology.
Dual Graph-Based Hot Spot Detection Andrew B. Kahng 1 Chul-Hong Park 2 Xu Xu 1 (1) Blaze DFM, Inc. (2) ECE, University of California at San Diego.
Update on LLNL FI activities on the Titan Laser A.J.Mackinnon Feb 28, 2007 Fusion Science Center Meeting Chicago.
Introducing the LEO 1400 Series
NANOSCALE LITHOGRAPHY MICHAEL JOHNSTON 4/13/2015.
Hongbo Zhang, Yuelin Du, Martin D.F. Wong, Yunfei Deng, Pawitter Mangat Synopsys Inc., USA Dept. of ECE, Univ. of Illinois at Urbana-Champaign GlobalFoundries.
Hsinchu, Taiwan December 6, International Technology Roadmap for Semiconductors (ITRS 2000) Assembly & Packaging International Technical Working.
LITHOGRAPHY IN THE TOP-DOWN PROCESS - BASICS
© 2016 Global Market Insights, Inc. USA. All Rights Reserved Fuel Cell Market size worth $25.5bn by 2024 Molded Interconnect Devices.
ITRS AMC Roadmap Project Plan : AMC Integrated Concept
Challenges in Nanoelectronics: Process Variability
Presentation transcript:

1 HsinChu - December 5, Yield Enhancement - International Technical Working Group ITRS HsinChu December 5, 2006 Lothar Pfitzner, Fraunhofer-IISB, Erlangen, Germany ,

2 HsinChu - December 5, Outline Chapter Outline Organization of the Chapter 2006 Key Challenges 2006 Update at a Glance Yield Enhancement International Technical Working Group contributors Subchapters –Defect Detection and Characterization –Wafer Environment Contamination Control –Yield Model and Defect Budgets Defect Budget Survey Outlook

3 HsinChu - December 5, Chapter Outline Scope and topics –improvement from R&D yield level to mature yield –limited to front-end processing –defect detection –yield learning/fast ramp Phase 1: R&D yield level YE speed up yield detracting identification Phase 2: ramp-up yield level YE Faster ramp up Phase 3: mature yield level YE Higher yield levels! Yield [%] time R&D mature e.g. Y 1 e.g. Y = Y 1 * 1.1 Yield Enhancement

4 HsinChu - December 5, Organization of the Chapter Chair: Lothar Pfitzner (Fraunhofer IISB) Co-Chair: Dilip Patel (Intel assignee to SEMATECH) Difficult Challenges Table 109 Technology Requirements and Potential Solutions -Yield Model and Defect Budget (YMDB) Chair: Sumio Kuwabara (NEC) - Japan Table 111 -Defect Detection and Characterization (DDC) Chair: Ines Thurner (Qimonda) - Europe Table 113 -Yield Learning (YL) Chair: Tings Wang (Promos) - Taiwan Table 114 -Wafer Environment Contamination Control (WECC) – USA Chair: Kevin Pate (Intel) - USA Table 115

5 HsinChu - December 5, Key Challenges (No Change!) The Yield Enhancement community is challenged by the following topics: –Signal to Noise Ratio – i t is a challenge to find small but yield relevant defects under a vast amount of nuisance, false defects. –High Throughput Logic Diagnosis Capability - i dentification and tackling of systematic yield loss mechanisms. –Detection of Multiple Killer Defect Types - and simultaneous differentiation at high capture rates, low cost of ownership and throughput. –High-Aspect-Ratio Inspection - n eed for high-speed and cost-effective high aspect ratio inspection tools remains as the work around using e-beam inspection does not at all meet requirement for throughput and low cost. –Process Stability vs. Absolute Contamination Level Including the Correlation to Yield - data, test structures, and methods are needed for correlating process fluid contamination types and levels to yield and determine required control limits. –In - line Defect Characterization and Analysis – as an alternative to EDX analysis systems [1]. The focus is on light elements, small amount of samples due to particle size and microanalysis –Wafer Edge and Bevel Control and Inspection - In order to find the root cause inspection of wafer edge, bevel and apex on front and backside is needed –Data Management and Test Structures for Rapid Yield Learning - to enable the rapid root- cause analysis of yield-limiting conditions –Development of Parametric Sensitive Yield Models - including new materials, (OPC) – optical proximity correction - and considering the high complexity of integration. NEW PROPOSAL: –Variation of Critical Dimensions – how to monitor the variations of Critical Dimensions, how can we minimize the CD variations, how do we specify the tolerances and how can we get immunity/robustness for the variation s.

6 HsinChu - December 5, Update at a Glance Defect Budget and Yield Model : –Standardization of chip size for PWP –Introduction of Y Material to separate starting material based yield degradation from process based one. Defect Detection and Characterization: –Check and update of tables –Estimation of impact of roughness on non patterned inspection and definitions for coordinate precision Wafer Environment and Contamination Control: –Check and update of tables –Continuous introduction of new materials drive the lists of ionic and other elemental impurities –Focus on organic contamination –Understand particle measurements in liquids better

7 HsinChu - December 5, YE ITWG Contributors (updated) Europe Ines Thurner (DDC; Qimonda) Lothar Pfitzner (Chair; Fraunhofer IISB) Andreas Nutsch (DDC; Fraunhofer IISB) Andreas Neuber (WECC; MW Zander) Benoit Hirschberger (DDC; STM) Jan Cavelaars (DDC; Crolles 2/ NXP) Dieter Rathei (DDC/YMDB; DR Yield) Dirk de Vries (DDC/YMDB; Crolles 2/ NXP) Francois Finck (DDC/YMDB; STM) Christoph Hocke (WECC; Infineon) Francesca Illuzzi (WECC; STM) Hubert Winzig (WECC; Infineon) J-M. Collard (WECC; Solvay) Michael Lurie (WECC; Tower) Japan Sumio Kuwabara (DB&YM; NEC EL) Masahiko Ikeno (DB&YM; Hitachi HT) Yoji Ichiyasu (DDC; HitachiHT ) Yoko Miyazaki (DDC; Accretech ) Yuichiro Yamazaki (DDC; Toshiba) Koichi Sakurai (DDC/YMDB; Renesas) Fumio Mizuno (DDC; Meisei Univ. ) Takanori Ozawa (DDC; Rohm) Hisaharu Seita (WECC; Sony) Kazuo Nishihagi (WECC; Technos) Ken Tsugane (WECC; Hitachi) Yoshimi Shiramizu (WECC; NEC EL) Akira Okamoto (WECC/DDC; Sony) Yoshinori Nagatsuka (DDC; SEIKO-EPSON) Eiich Kawamura (DDC; Fujitsu) Sadayuki Imanishi (DDC; Matsushita) Masakazu Ichikawa (DDC; Tokyo Univ.) Kazuhiro Honda (DDC; JEOL) Isao Kojima (DDC; AIST) United States (cont.) Diane Dougherty (WECC; Chemtrace) Barry Gotlinski (WECC; Pall) Ed Terrell (WECC; PMS) Frank Flowers (WECC; FMC) James McAndrew (WECC; AirLiquide) Jeff Chapman (WECC; IBM) Jeffrey Hanson (WECC; TI) Jian Wei (WECC; Mykrolis) Jill Card (, Exponent) John Degenova (WECC; TI) John Kurowski (WECC; IBM) John Rydzewski (WECC; Intel) Joseph OSullivan (WECC; Intel) Keith Kerwin (WECC; TI) Kristen Cavicchi (WECC; BOCE) Luke Lovejoy (WECC; Freescale) Mark Camenzind (WECC; Air Liquide ) Mark Crockett (WECC; Applied Materials ) Ralph Richardson (WECC; AirProducts) Rob Henderson (WECC; YieldService) Robert McDonald (WECC; Metara) Sarah Schoen (WECC; Air Liquide ) Slava Libman (WECC; Intel) Scott Anderson (WECC; Air Liquide ) Stephen Toebes (WECC; Brooks) Steve Hues (WECC; Micron Technology) Terry Stange (WECC; Hach Ultra) Tom Gutowski (WECC; Pall (Tom passed away this year) ) Tony Schleisman (WECC; Air Liquide ) Tracey Boswell (WECC; Sematech) Val Stradzs (WECC; Intel) Victor Chia (WECC; Cascade Labs) William Moore (WECC; IBM) James S. Clarke (DDC; Intel) Ken Tobin (DDC; ORNL) Taiwan Tings Wang (DDC; ProMOS) CS Yang (Winbond) CH Chang (SIS) ChanYuan Chen (TSMC) CS Yang (Winbond) Jim Huang (UMC) Emily Po (WECC; ProMOS) Jen-Lang Lue (YL; ProMOS) Jimmy Tseng (PSC ) Len Mei (DDC; ProMOS) Steven Ma (Mxic ) United States Dilip Patel (Co-chair, DDC, Sematech) Kevin Pate (WECC, Intel) J. Ritchison (DDC; TI) James Dougan (DDC; Freescale) Allyson Hartzell (WECC; Exponent) Bart Tillotson (WECC; Fujifilm Electronic Materials U.S.A) Billy Jones (WECC; Qimonda) Chris Long (WECC; IBM) Chris Muller (WECC; Purafil) Dan Rodier (WECC; IBM) Dan Wilcox (WECC; AMD) Dave Roberts (WECC; Air Products) Korea Uri Cho (; Samsung) Hyun Chul Baek (; Hynix) Sang Kyun Park (; Magna Chip) Thank you very much!

8 HsinChu - December 5, Defect Detection and Characterization 2006 update –patterned wafer inspection: specifications for 90 % and 50 % capture rate –non patterned wafer inspection consider roughness of layers future objectives –macro inspection table –divide table 113 into three tables to the topics patterned, non-patterned inspection, and characterization –discuss coordinate accuracy and requirements –discuss non-patterend inspection table –HARI specification: verify for application of DUV solutions

9 HsinChu - December 5, Wafer Environment Contamination Control 2006 update –Check and update of tables: Review and alignment of particle specification with front end processing group Alignment of specs for gases and cleanroom environment with litho group Improvement of footnote structure shall allow for easier reading –Continuous introduction of new materials drive the lists of ionic and other elemental impurities –Focus on organic contamination –Better understanding of particle measurements in liquids: Results and impact depend from material and used instrument Future objectives – New proposals and revisions –Show clearly impact of process integration on specifications, e.g. contamination removal by subsequent cleaning steps, thereby align WECC requirements with FEP, and in the future also Interconnect, Litho and others –Revise specifications, which can be relaxed, if there is not enough process related evidence, why they are needed or why they are at a certain level.

10 HsinChu - December 5, Wafer Environment Contamination Control Future objectives – New proposals and revisions –Update list of critical ions - New ions to be considered in process monitoring: Pt, Co, Ru, Pd due to potential cross-contamination issues –Update gas contaminant lists based on the bulk gas list similar to ion list –Complement materials about measurement and monitoring methods –Continue work on particle specifications and measurement methods and their limitations. –Continue work to establish process specific requirements. Future objectives – New topics and issues –Complementation of Wafer Environmental Contamination Control (WECC) requirements with Wafer Environmental Process Control (WEPC) requirements incl. definition of relevant SPC specifications and limits –Organics and their speciation Which organics are detrimental? Which processes are impacted (e.g. lense hazing)? Is TOC a valid parameter vs. individual species?

11 HsinChu - December 5, Yield Model and Defect Budget 2006 update –Standardization of chip size for PWP –Introduction of Y Material to separate starting material based yield degradation from process based one according to a request from FEP. future objectives –Unified yield model including both systematic and random defect variables for holistic YE approach, and its budgets 40% 50% 60% 70% 80% 90% 100% 0.8um 0.5um 0.35um0.25um 0.18um0.13um 90nm Yield Random Defect Limited Yield Design Feature Limited Yield Total Yield SOURCE: Kibarian ISSCC2005

12 HsinChu - December 5, Yield Model and Defect Budget Standardization of chip size for PWP 2Gbit Gbit Chip Size Non-core Area 05: independent of chip size 06: dependent on chip size Target Yield Defect Density 06: almost constant PWP(normalized) 06: reasonable 05: Discontinuous improvement proposed Imported Chip Size from ORTC (DRAM) 05: heavily fluctuated because of chip size variation

13 HsinChu - December 5, Outlook Improvement of the Yield Enhancement chapter –Highly active subchapters DDC, WECC, DB&YM improve activity of YL (acquisition of members in Asia and other regions) and discuss enhancement of scope and improvements of the YL subchapter –Adjust outline and content of the chapter and make necessary changes to reflect current/future needs –revision of the tables have a close look on the size and content of the tables - divide tables and change outline of the chapter