1 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference ITRS Conference 12-14 July 2004 San Francisco, California 2004 ITRS Yield Enhancement.

Slides:



Advertisements
Similar presentations
Metrology Roadmap Europe Rien Stoup(PAN Analytical) Mauro Vasconi (ST)
Advertisements

2009 Litho ITRS Spring Meeting
1 Feb19, 2003 ITRS 2003, Sunnyvale, Ca ITRS Conference April 3-4, 2003 Amsterdam, Netherlands ITRS 2003 Yield Enhancement TWG Attendees: Mike Retersdorf.
18 July 2001 Work In Progress – Not for Publication 2001 ITRS Test Chapter ITRS Test ITWG Mike Rodgers Don Edenfeld.
2011 ITRS Revision Guidelines1 JAN – MARCH – ITRS TABLES DRAFTS PREPARED –ITWGs and CrossTWG Study Group meet each month with their teams to work Difficult.
IRC Roll-Out/Plenary 4/4 Technology Node identified by xx90 –Minimum Half-Pitch of Metal 1 of either DRAM or Logic –Logic node presently being represented.
1 Seoul - December Yield Enhancement - International Technical Working Group ITRS Conference Seoul - December 2008 Lothar Pfitzner, Fraunhofer-IISB,
ITRS Winter Conference 2006 The Ambassador Hotel Hsin Chu Taiwan 1 ITRS IRC/ITWG Meetings HsinChu December 4, 2006 UPDATED Linda Wilson
ITRS Summer Conference 2010 USA 1 Work in Progress: Not for Distribution ESH ITWG Jim Jewett Environmental, Safety and Health Chapter ITRS 2010 Hans-Peter.
DRAFT - NOT FOR PUBLICATION 16 July 2003 – ITRS Public Conference Lithography Update ITRS Meeting San Francisco, CA July
ESH ITWG April 7, 2006 Vaals, Netherlands Summary of Environmental, Health and Safety Chapter ITRS 2006.
ITRS Conference, December 6, 2000
ITRS Test TWG Don Edenfeld April 20 th, 2004 Spring Workshop - Stressa, Italy.
Litho ITRS Update Lithography iTWG July 2010.
Work in Progress --- Not for Publication Japan Shinichi Ogawa Akihiko Ohsaki Taiwan Calvin Hsueh Shin-Puu Jeng US Robert Geffken Christopher Case Europe.
2006/7 ITRS Instructions and Templates for FEP TWG Inputs on 2007 Emerging Research Materials Requirements October 23, 2006 Michael Garner – Intel
Slide ITRS Spring Meeting Sponsored by Infineon Technologies Philips Semiconductors STMicroelectronics.
The International Technology Roadmap for Semiconductors
1 HsinChu - December 5, Yield Enhancement - International Technical Working Group ITRS HsinChu December 5, 2006 Lothar Pfitzner, Fraunhofer-IISB,
Michael Lercel And the rest of the Litho TWG’s
Metrology Roadmap 2003 Update EuropeUlrich Mantz (Infineon) Mauro Vasconi (ST) JapanMasahiko Ikeno (Mitsubishi) Toshihiko Osada (Fujitsu) Akira Okamoto.
Work in Progress --- Not for Publication 6 December Interconnect Working Group ITRS 2000 Lakeshore Hotel, Hsinchu, Taiwan, R.O.C. 6 December 2000.
Litho ITRS Update Lithography iTWG Dec 2010.
ITRS Winter Conference 2008 USA 1 Work in Progress: Not for Distribution ESH ITWG Jim Jewett Environmental, Safety and Health Chapter ITRS 2009 Hans-Peter.
FEP ITWG Meeting Notes (not for publication – work in progress) ITRS Spring Conference 2008 Petersberg, Germany 1 ITRS 2008 ITWG Spring Meeting April 2-4.
Work in Progress --- Not for Publication 18 July 2001 Work In Progress – Not for Publication Interconnect Working Group 2001 Draft 18 July 2001 San Francisco.
Work in progress Do not publish or distribute ITRS Factory Integration (FI) Update Public Conference Gopal Rao Factory Integration Chair July 2011 San.
DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference ITRS 2004 Environmental, Safety and Health Chapter ITRS Conference, San Francisco, CA.
DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference The 2004 ITRS Assembly and Packaging Roadmap Joe Adam TWG Co-Chair.
Summer Public Conference ORTC 2010 Update Messages
Work in Progress --- Not for Publication DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Interconnect Working Group ITRS 2004 Update.
1 DRAFT - NOT FOR PUBLICATION April 5-7, 2006, Maastricht ITRS - YE ITWG Meeting in Maastricht April 6-7, 2006 Lothar Pfitzner, ,
4 December 2002, ITRS 2002 Update Conference - Tokyo Front End Processes ITRS 2002 Update Conference December 4, 2002 Tokyo, JAPAN International TWG Members:
Conference in San Francisco
1 San Francisco July 14, 2010 ITRS - YE ITWG Conference in San Francisco (USA) July 14, 2009 L. Pfitzner,
ITRS - YE ITWG Conference in HsinChu December 5, 2012 Lothar Pfitzner
ITRS Design ITWG Design and System Drivers Worldwide Design ITWG Key messages: 1.- Software is now part of semiconductor technology roadmap 2.-
International Technology Roadmap for Semiconductors 2001
DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Modeling and Simulation ITWG Jürgen Lorenz - Fraunhofer-IISB ITWG/TWG Members H. Jaouen,
1 San Francisco - July Yield Enhancement - International Technical Working Group ITRS Conference San Francisco - July 2008 Lothar Pfitzner, Fraunhofer-IISB,
ITRS Roadmap Design + System Drivers Makuhari, December 2007 Worldwide Design ITWG Good morning. Here we present the work that the ITRS Design TWG has.
2009 Litho ITRS Update Lithography iTWG July 2009.
Lithography iTWG 2009 Summary
24 July 2002 Work In Progress – Not for Publication Modeling and Simulation ITWG Jürgen Lorenz - FhG-IISB ITWG/TWG Members H. Jaouen, STM * W. Molzer,
1 San Francisco July 13, 2011 ITRS - YE ITWG Conference in San Francisco (US) July 13, 2011 Lothar Pfitzner
1 Makuhari Messe December 3, 2010 ITRS - YE ITWG Conference in Makuhari Messe (Japan) December 3, 2010 Lothar Pfitzner
1 24 July 2002 Work In Progress – Not for Publication ITRS Conference 2002 July 24, 2002 San Francisco, California ITRS 2002 Yield Enhancement Update Milton.
Modeling and Simulation ITWG San Francisco, July 24, July 2002 Work In Progress – Not for Publication Modeling and Simulation ITWG Jürgen Lorenz.
4 December 2002, ITRS 2002 Update Conference Modeling and Simulation ITWG Jürgen Lorenz - FhG-IISB ITWG/TWG Members H. Jaouen, STM * W. Molzer, Infineon.
Overall Roadmap Technology Characteristics (ORTC) 2012
Litho ITRS Update Lithography iTWG December 2008.
ITRS Defect Reduction Technology Christopher Long, ISMT/IBM Milt Godwin, AMAT ITRS 2000 Conference July16-18, 2001 San Francisco,CA International Technology.
DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference ITRS FEP Challenges Continued scaling will require the introduction of new materials.
Metrology Roadmap 2007.
© 2008 Cisco Systems, Inc. All rights reserved.Cisco Confidential 1 Bill Eklow October 26, D Test Issues.
An International Technology Roadmap for Semiconductors
ITRS Factory Integration Presentation
1 Noordwijk April 23-/ April 2012 Summary for Plenary Abraham Arceo (Sematech) Arnaud Favre (adixen) Herve Fontaine (CEA Leti) Guillaume Gallet.
1 DRAFT - NOT FOR PUBLICATION 16 July 2003 – ITRS Public Conference ITRS Conference July , 2003 San Francisco, California 2003 ITRS Yield Enhancement.
ITRS Factory Integration Difficult Challenges Last Updated: 30 May 2003.
Future Test Solution Korea Test Conference September 1, 2015 James J
Design For Manufacturability in Nanometer Era
ITRS AMC Roadmap Project Plan : AMC Integrated Concept
NA Silicon Wafer Committee Liaison Report
European Equipment Automation Committee
Details and Assumptions for Technology Requirements
European Equipment Automation Committee
North America Liquid Chemicals Committee
I&C TC Taiwan Chapter Liaison Report
Presentation transcript:

1 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference ITRS Conference July 2004 San Francisco, California 2004 ITRS Yield Enhancement (YE) Update

2 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Yield Enhancement Presentation Outline ITWG Co-chairs and Contributors Yield Enhancement Definition and Scope Difficult Challenges Proposed Revision Areas for 2004 and 2005 –Yield Model and Defect Budget (YMDB) –Defect Detection and Characterization (DDC) –Yield Learning (YL) –Wafer Environment Contamination Control (WECC) Summary

3 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference 2004 ITRS YE ITWG Co-chairs Taiwan –Tings Wang Promos Technologies –Len Mei Promos Technologies United States –Fred Lakhani Sematech –Kevin Pate Intel Europe –Ines Thurner Infineon Japan –Masahiko Ikeno Renesas –Yuichiro Yamazaki Toshiba Korea –TBD Note: Contributions of all TWG members around the world are gratefully acknowledged.

4 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference 2004 YE ITWG Contributors Europe –Ines Thurner (Infineon) –Lothar Pfitzner (FhG-IISB) –Andreas Nutsch (FhG-IISB) –Andreas Neuber (M+W Zander) –Hans-Martin Dudenhausen (isiltec) –Dieter Rathei (austriamicrosystems) Japan –Masahiko Ikeno (Renesas) –Yuichiro Yamazaki (Toshiba) –Hiroshi Kitajima (Selete) –Eiichi Kawamura (Fujitsu) –Fujii Shinji (Matsushita) –Sumio Kuwabara (NEC EL) –Akira Okamoto (Sony) –Takanori Ozawa (Rohm) –Ken Tsugane (Hitachi) –Fumio Mizuno (Meisei Univ.) –Masakuzu Ichikawa (Univ.of Tokyo) –Isao Kojima (AIST) –Kazuo Nishihagi (Technos) –Yoji Ichiyasu (Hitachi-HT) United States –Fred Lakhani (ISMT) –Christopher Long (IBM) –Kevin Pate (Intel) –John Kurowski (IBM) –Chris Muller (Purafil) –Mike Retersdorf (AMD) –Ron Remke (ISMT) –Mike McIntyre (AMD) –Rick Jarvis (AMD) –Ken Tobin (ORNL) –Hank Walker (Texas A&M) –Ralph Richardson (Air Products) –Mark Camenzind (Air Liquide) –Joe OSullivan (Intel) –John DeGenova (TI) –Jeff Chapman (IBM) –Val Stradzs (Intel) –Keith Kerwin (TI) –James McAndrew (Air Liquide) –Billy Jones (Infineon) –Bob McDonald (Metara) –Kristen Cavicci (BOCE) –Tony Schleisman (Air Liquide) –Bart Tillotson (Arch) –Tracey Boswell (Sematech) Taiwan –Tings Wang (Promos Tech) –Len Mei (Promos Tech) –Steven Ma (Mxic) –Jimmy Tseng (PSC) –CH Chang (SIS) –Chan-Yuan Chen (TSMC) –Jim Huang (UMC) –CS Yang (Winbond)

5 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Yield Enhancement Definition and Scope Definition: –To improve the baseline yield for a given technology node from R&D yield level to mature yield. –The definition assumes a functional baseline process for a given process technology and its compatibility with the design of the product being fabricated. –The definition reinforces the chapter focus on the yield ramp portion of the yield learning curve. Scope –Limit scope of YE chapter to wafer sort yield. –Fab line yield, assembly/packaging yield, and final test yield are not included in the scope of the YE chapter.

6 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Difficult Challenges High-Aspect-Ratio Inspection –High-speed, cost-effective tools are needed to rapidly detect defects at 1/2 X ground rule (GR) associated with high- aspect-ratio contacts, vias, and trenches and especially defects near or at the bottoms of these features. Design for Manufacture & Test (DFM & DFT) –IC designs must be optimized for a given process capability and must be testable and diagnosable –Systematic Mechanisms Limited Yield (SMLY) -- Understanding SMLY is mandatory for achieving historic yield ramps in the future. Data Management and Test Structures for Rapid Yield Learning –Automated, intelligent test structures, analysis and reduction algorithms that correlate facility, design, process, test, and work-in-process (WIP) data must be developed to enable the rapid root-cause analysis of yield-limiting conditions.

7 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Difficult Challenges (continued) Correlation of Impurity Level to Yield –Data, test structures, and methods are needed for correlating process fluid contamination types and levels to yield and determine required control limits –Relative importance of different contaminants to wafer yield Yield Models –Random, systematic, parametric, and memory redundancy models must be developed and validated to correlate process-induced defects (PID), particle counts per wafer pass (PWP), and in-situ tool/process measurements to yield. Detection of Ever-Shrinking Yield Critical Defects –High throughput, cost-effective, high capture rate detection tools are needed for ever-shrinking critical defects of interest –Non-visual Defect Detection -- In-line and end-of-line tools and techniques are needed to detect non-visual defects. –Wafer inspection of backside, bevel, edge, nanotopography and geometry

8 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Proposed Revision Areas for 2004 & 2005 Yield Model and Defect Budgets –New defect budget survey required for 2005 revision –Standardize yield model between FEP/Starting Materials and Yield Enhancement Defect Detection and Characterization –Edge exclusion value is being aligned between YE, FEP, Litho, and Factory Integration –Developed Cost of Ownership model for patterned wafer inspection –Verify throughput capability for E-beam defect inspection tools Yield Learning –Yield ramp-up becoming more important and targets need to be revised –Yield learning in this version depends on number of cycles per year. In future, this will be changed to wafer volume dependent model.

9 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Proposed Revision Areas for 2004 & 2005 (cont.) Wafer Environment Contamination Control –Air AMC: Will add requirements for acid control in litho, and acids & bases control in reticle storage –UPW: Based on benchmarking, silica and dissolved oxygen targets revised –Liquid Chems: On-line liquid particle counter sensitivity needs to be improved –Liquid Chems: Precursor, CMP, plating chemicals purity parameters are being established –Liquid Chems & Gases: Alignment of SEMI specs and standards with ITRS targets is in progress

10 DRAFT - NOT FOR PUBLICATION 14 July 2004 – ITRS Summer Conference Summary The Yield Enhancement chapter revision for the 2004 ITRS roadmap is well underway. The following regions are taking the lead in revising various sections of the Yield Enhancement chapter: –Yield Model and Defect BudgetJapan –Defect Detection and CharacterizationEurope –Yield LearningTaiwan –Wafer Environment Contamination ControlUSA Smaller feature sizes, novel device structures, and new materials will continue to challenge yield enhancement methodologies