Readout electronics of the NA62 Gigatracker system G. Dellacasa 1, V.Carassiti 3, A. Ceccucci 2, S. Chiozzi 3, E. Cortina 4, A. Cotta Ramusino 3, M. Fiorini.

Slides:



Advertisements
Similar presentations
TDC130: High performance Time to Digital Converter in 130 nm
Advertisements

End of Column Circuits Sakari Tiuraniemi - CERN. EOC Architecture 45 9 Ref CLK 40 MHz DLL 32-bit TDC bank address RX 5 TDC bank address RX 5 TDC bank.
A. Kluge January 25, Aug 27, 2012 Outline NA62 NA62 Specifications Specifications Architecture Architecture A. Kluge2.
On-Chip Processing for the Wave Union TDC Implemented in FPGA
NxN pixel demonstrator. Time to Digital Converter (2) Tapped delay line –128 cells, 100ps Two hit registers –One per both leading and trailing edge 7.
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
1 MTD Readout Electronics J. Schambach University of Texas Hefei, March 2011.
Front-end electronics for Time Projection Chamber I.Konorov Outlook:  TPC requirements  TPC readout options  Options for TPC FE chips  Prototype TPC.
MDT-ASD PRR C. Posch30-Aug-02 1 Specifications, Design and Performance   Specifications Functional Analog   Architecture Analog channel Programmable.
Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
5ns Peaking Time Transimpedance Front End Amplifier for the Silicon Pixel Detector in the NA62 Gigatracker E. Martin a,b J. Kaplon b, A. Ceccucci b, P.
Motivation Yang You 1, Jinghong Chen 1, Datao Gong 2, Deping Huang 1, Tiankuan Liu 2, Jingbo Ye 2 1 Department of Electrical Engineering, Southern Methodist.
TOF Electronics Qi An Fast Electronics Lab, USTC Sept. 16~17, 2002.
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Sakari tiuraniemi - CERN Status of the submission – End of Column.
The GANDALF Multi-Channel Time-to-Digital Converter (TDC)  GANDALF module  TDC concepts  TDC implementation in the FPGA  measurements.
The Gigatracker: an ultra fast and low mass silicon pixel detector for the NA62 experiment Massimiliano Fiorini (CERN) on behalf of the NA62 Gigatracker.
The ALICE Silicon Pixel Detector Gianfranco Segato Dipartimento di Fisica Università di Padova and INFN for the ALICE Collaboration A barrel of two layers.
07 October 2004 Hayet KEBBATI -1- Data Flow Reduction and Signal Sparsification in MAPS Hayet KEBBATI (GSI/IReS)
K.C.RAVINDRAN,GRAPES-3 EXPERIMENT,OOTY 1 Development of fast electronics for the GRAPES-3 experiment at Ooty K.C. RAVINDRAN On Behalf of GRAPES-3 Collaboration.
Status of the Beam Phase and Intensity Monitor for LHCb Richard Jacobsson Zbigniew Guzik Federico Alessio TFC Team: Motivation Aims Overview of the board.
A. Rivetti Gigatracker meeting, dec 2009 Charge measurement with the TDC per pixel architecture A. Rivetti, G. Dellacasa S. Garbolino, F. Marchetto, G.
Charge measurement with TDC per pixel architecture G. Dellacasa, S. Garbolino, F. Marchetto, G. Mazza, A. Rivetti I.N.F.N. Sezione di Torino, Via Pietro.
A Front End and Readout System for PET Overview: –Requirements –Block Diagram –Details William W. Moses Lawrence Berkeley National Laboratory Department.
Development of an ASIC for reading out CCDS at the vertex detector of the International Linear Collider Presenter: Peter Murray ASIC Design Group Science.
Specifications & motivation 2  Lowering integration time would significantly reduce background  Lowering power would significantly reduce material budget.
9 th Workshop on Electronics for LHC Experiments 2 October 2003 P. Antonioli (INFN/Bologna) A 20 ps TDC readout module for the Alice Time of Flight system:
VIP1: a 3D Integrated Circuit for Pixel Applications in High Energy Physics Jim Hoff*, Grzegorz Deptuch, Tom Zimmerman, Ray Yarema - Fermilab *
EoC Status Report Giulio Dellacasa GigaTracker Working Group CERN, December 9th 2008.
G. Aglieri, P.Jarron, J. Kaplon, A. Kluge, M. Morel, M. Noy, L. Pertktold, K. Poltorak August 27, 2012.
NA62 Gigatracker Working Group Meeting 23 March 2010 Massimiliano Fiorini CERN.
Beam Tests of 3D Vertically Interconnected Prototypes Matthew Jones (Purdue University) Grzegorz Deptuch, Scott Holm, Ryan Rivera, Lorenzo Uplegger (FNAL)
The BTeV Pixel Detector David Christian Fermilab June 17, 2010.
Pixel Read-Out architectures for the NA62 GigaTracker G. Dellacasa (1), A. Cotta Ramusino(3), M. Fiorini(3), P. Jarron(2) J. Kaplon(2), A. Kluge(2), F.
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
ClicPix ideas and a first specification draft P. Valerio.
Thanushan Kugathasan, CERN Plans on ALPIDE development 02/12/2014, CERN.
BTeV Hybrid Pixels David Christian Fermilab July 10, 2006.
SIAM M. Despeisse / 29 th January Toward a Gigatracker Front-end - Performance of the NINO LCO and HCO Matthieu Despeisse F. Osmic, S. Tiuraniemi,
Sensor testing and validation plans for Phase-1 and Ultimate IPHC_HFT 06/15/ LG1.
CMOS MAPS with pixel level sparsification and time stamping capabilities for applications at the ILC Gianluca Traversi 1,2
LHCb Vertex Detector and Beetle Chip
Pixel detector development: sensor
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
CBM-TOF-FEE Jochen Frühauf, GSI Picosecond-TDC-Meeting.
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
A. Rivetti VIPS workshop-Pavia, April 23rd, 2010 The PANDA Microvertex Detector: Present Design and Opportunities for 3D Integration Technologies Angelo.
Update on works with SiPMs at Pisa Matteo Morrocchi.
Technical status of the Gossipo-3 : starting point for the design of the Timepix-2 March 10, Vladimir Gromov NIKHEF, Amsterdam, the Netherlands.
H. Krüger, , DEPFET Workshop, Heidelberg1 System and DHP Development Module overview Data rates DHP function blocks Module layout Ideas & open questions.
1 D. BRETON 1, L.LETERRIER 2, V.TOCUT 1, Ph. VALLERAND 2 (1) LAL ORSAY - France (2) LPC CAEN - France Super Nemo Absolute Time Stamper A high resolution.
C.Beigbeder, D.Breton, M.El Berni, J.Maalmi, V.Tocut – LAL/In2p3/CNRS L.Leterrier, S. Drouet - LPC/In2p3/CNRS P. Vallerand - GANIL/CNRS/CEA SuperB -Collaboration.
Pixel Sensors for the Mu3e Detector Dirk Wiedner on behalf of Mu3e February Dirk Wiedner PSI 2/15.
GGT-Electronics System design Alexander Kluge CERN-PH/ED April 3, 2006.
Work on Muon System TDR - in progress Word -> Latex ?
End OF Column Circuits – Design Review
Journées VLSI-FPGA-PCB Juin 2010 Xiaochao Fang
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
LHC1 & COOP September 1995 Report
Digital readout architecture for Velopix
TDC per 4 pixels – End of Column Approach
Christophe Beigbeder PID meeting
DCH FEE 28 chs DCH prototype FEE &
HV-MAPS Designs and Results I
P326 Gigatracker Pixel Detector
PID electronics for FDIRC (Focusing Detector of Internally Reflected Cherenkov light) and FTOF (Forward Time of Flight) Christophe Beigbeder and Dominique.
PID meeting Mechanical implementation Electronics architecture
TOF read-out for high resolution timing
Front-end Digitization for fast Imagers.
Phase Frequency Detector &
Presentation transcript:

Readout electronics of the NA62 Gigatracker system G. Dellacasa 1, V.Carassiti 3, A. Ceccucci 2, S. Chiozzi 3, E. Cortina 4, A. Cotta Ramusino 3, M. Fiorini 2, S. Garbolino 1, P. Jarron 2, J. Kaplon 2, A. Kluge 2, F. Marchetto 1, S. Martoiu 1, E. Martin Albarran 4, G. Mazza 1, M. Noy 2, F. Petrucci 3, P. Riedler 2, A. Rivetti 1, S. Tiuraniemi 2, R. Wheadon 1 (1) I.N.F.N. Torino (2) CERN (3) I.N.F.N. Ferrara (4) Louvain la Neuve ICATPP 2009 Villa Olmo – Como

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Outline Gigatracker system overview Readout architectures: two possible solutions:  On-pixel TDC demonstrator ASIC  End-of-Column TDC demonstrator ASIC Conclusions

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Experimental apparatus Select particles with 75 GeV/c GTK sees all particles Identifies πMeasure position Hit correlation ~ 100 ps 20% of the K + decays in the vacuum region of which only one out of is of interest (pi+nu nu br)

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Gigatracker Overview NA62 Gigatracker (GTK) consists of three silicon pixel stations installed over the beam line. It will provide several measurements of the beam particles (K+): timing, direction, momentum A1÷A4: dipole magnets to provide the momentum selection and recombination Each station cover an area of 60(X) x 27(Y) mm 2. Each pixel 300 μm x 300 μm The maximum beam particle intensity it will be ~1.5 MHz/mm 2 (1 GHz over the whole detector, thus the name Gigatracker) The required track time resolution is ~ 200 ps (rms) per station (~ 150 ps the whole GTK) and space resolution ~ 100 μm (rms) over the whole system A material budget of 0.5% X 0 is target for each pixel station (sensor thickness : 200 μm, readout chip thickness : 100 μm)

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Gigatracker readout Two rows of five readout chips (0.13 μm CMOS technology) are bump bonded to the sensor elements. Each chip reads a matrix of 40x45 pixels Maximum particle intensity per chip: 130 MHz Maximum particle intensity per pixel: 140 kHz Total average data rate per chip: 4.2 Gb/s (6 Gb/s with fluctuations) Total dose in 1 year: 10 5 Gy. Thus the system should be cooled at 5 o C or less and GTK stations replaced after a runtime of 60 days under optimum beam conditions Dissipated heat produced by the 10 readout chips must be lower than 2 W/cm 2 (32 W in total) Mechanical support Pixel matrix Readout chip

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Time walk correction With a dynamic range 10:1 and a resolution requirement of 200 ps per station (100 ps per chip for safety), a time walk compensation has to be applied Low Power Constant Fraction Discriminator (CFD): analogue signal processing technique  Only one time measurement per hit  Analogue design more complicated Time Over Threshold (ToT): time walk correction is based on an algorithm derived from the correlation between the ToT (pulse width) and the experienced time walk.  Two time measurements per hit (rising and falling edges)  Accurate calibration of the system is required to define the correction algorithm

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa TDC options In the chip a clock counter will provide a coarse time information. A fine measurement will be obtained with a Time to Digital Converter (TDC) The dynamic range of the TDC should span 2 clock cycles, to avoid ambiguities Time to Amplitude Converter (TAC) and Delay Locked Loop (DLL) based TDCs can be developed A TAC based TDC can be implemented on each pixel  The comparator signal does not need to be propagated outside the pixel  More noise problems inside the cell  Must be designed to be radiation-tolerant (total dose and SEU aspects), due to the high radiation dose received in the pixel area A DLL based TDC is faster, so it will be used if the TDC will be shared among different pixels  The comparator signal needs to be propagated outside the pixel (transmission line problems)  Dead time in case of multiple hits in the same pixels group

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Readout architectures Two different architectures for the GTK readout chip are under development:  Time walk correction using a CFD filter + TDC on pixel based on TAC (On-pixel TDC option)  Time walk correction using ToT technique + TDC based on DLL shared among a group of pixels (End of Column TDC option) For both architectures one demonstrator chip has been submitted at the end of March. Test are ongoing in order to evaluate their performance and feasibility for the final readout option

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa On-pixel TDC architecture’s prototype

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa The pixel cell The time-walk correction is performed by a CFD filter and the time measurement is provided by a Time to Amplitude Converter (TAC) based on a Wilkinson ADC. Both CFD and TDC are implemented on each pixels cell The discriminated signal (CFD output) is used to store the value of the Time Stamp (10-bit bus +1, 160 MHz clock) The fine time information is measured by starting a calibrated voltage ramp at the CFD rising edge and stopping it at the next clock rising edge. The measure of the voltage reached by the ramp gives the timing distance between the incoming signal and the clock rising edge. The obtained voltage is therefore converted by a Wilkinson ADC (7 bit + 1 bit overlapping) TDC time binning: 12.5 / 128 ns = 97.6 ps (clock freq/2) Derandomization is performed in the pixel cell Exhaustive simulations have been performed to calculate the correct FIFO depths and to evaluate the impact of the pixel dead time (< 0.2% lost events at 140 kHz )

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa End of Column controller Each column of 45 pixels is readout by its own controller (End of Column controller) 40 EoC controller in the final readout chip One single Coarse Counter for the whole ASIC (Gray counter) Only digital buses between pixels and EoC controller End of Column controller provides data formatting. Data stored in the output buffer are grouped in Frames Definition of Frame: all the data which belong to the same turn of the Coarse Counter (6,4 μs) 32 bit per hit: Addresses + Coarse measure + Fine measure CRC control added in trailer (CRC-16 polynomial is X 16 +X 15 +X 2 +1)

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa On-pixel TDC demo ASIC The demonstrator chip is organized in two folded columns of 45 pixels and one smaller column with only 15 pixels (plus spare pixels for testing). For each of them a totally independent End-of-Column Controller is responsible to readout data, adding additional informations before to send them out via a serial shift register

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa On-pixel TDC layout Pixel matrix 2 x 45 cells columns Pixel matrix 1 x 15 cells columns End of Column Logic 2 test pixels Analogue test pads Digital test pads Analogue pads Digital pads 5 x 4 mm Clk drivers

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa On-pixel TDC Demo chip CMOS 130 nm 5 mm x 4 mm 118 bonding wire pads 106 bump bonding pads (sensor) pixel cells LVDS interface 1.2 V core supply SEU protection both in the pixel cells and the End of Column controller performed by Hamming encoding for registers and FSMs (single error correction, double error detection) ASIC has been submitted at the end of march Testing: Production of the test board PCB just started

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa End of column TDC architecture’s prototype

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa The pixel cell Each pixel cell is equipped with a preamplifier and Time Over Threshold discriminator ToT output has a constant amplitude and a pulse width proportional to the input charge. It is transmitted to the End-Of-Column circuit Pulse width is used to correct the time walk EoC circuit contains all the rest of processing functions: time stamping with the TDC, pixel address encoding, data pipelining and formatting

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Architecture overview (45 x 40 final chip)

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa EoC TDC Demo chip Demo chip has 60 pixels divided up into 3 groups:  Main array: 45 pixels with 9 EoC readout blocks, each one serving the 5 pixels through the arbiter block  Small array: 9 pixels, each driving a different EoC block. There is no hit arbiter block here  Test column: 6 pixels with analog output Hit Arbiter: defines first arriving pixels out of 5 (asynchronous latch) Coarse time information is provided by 32-bit counters hosted in the EoC logic TDC information (fine time) is encoded in 32-bit words. In order to reduce the amount of data to transmit 32 to 5 bit encoders will be used in the final version

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa TDC architecture Coarse time information provided by 32-bit counters (320 MHz) hosted in the EoC. (Rising and falling edge for both clock and hit) Fine time information provided by TDC In order to reduce dead time and to reach the efficiency of 99%, the use of a fast TDC is mandatory. So a DLL based TDC will be adopted Reference clock: 320 MHz (3.125 ns) DLL consists of 32 delays elements, 100 ps delay each 2 hit registers (with 5-bit encoder) to provide rising and falling edges of the ToT pulse (not implemented in the demonstrator chip)

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa End of Column TDC layout ASIC has been submitted at the end of march (130 nm CMOS technology) Analog test just started

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Theoretical Comparison table

ICATPP 2009 Villa Olmo - Como Giulio Dellacasa Conclusions Gigatracker system is very challenging due the high rate and the required time resolution of 150 ps Both proposed architectures have advantages and disadvantages Test and measurements of the two different prototypes will give an experimental result to compare the two possible solutions First results soon!