L. Greiner 1IPHC meeting – September 5-6, 2011 STAR HFT LBNL Leo Greiner, Eric Anderssen, Thorsten Stezelberger, Joe Silber, Xiangming Sun, Michal Szelezniak,

Slides:



Advertisements
Similar presentations
L. Greiner 1IPHC meeting – September 5-6, 2011 STAR HFT LBNL Leo Greiner, Eric Anderssen, Thorsten Stezelberger, Joe Silber, Xiangming Sun, Michal Szelezniak,
Advertisements

LBNL PIXEL IPHC 2009_06_LG1 Flex Cable Development The development of the flex cable for sensor readout and control is envisioned as a 4 stage process.
STAR Pixel Detector Latch-up in Phase-1, SUZE and Mimosa22 Tests and analysis by Michal Szelezniak.
L. Greiner 1HFT PXL LBNL F2F – March 14, 2012 STAR HFT The STAR-PXL sensor and electronics Progress report for F2F.
PXL RDO System Requirements And meeting goals 11/12/2009BNL_CD-1_SENSOR_RDO - LG1.
L. Greiner1HFT Hardware 09/23/2010 STAR Vertex-6 based PXL RDO board Design concept and items for discussion.
General needs at CERN for special PCB’s Philippe Farthouat CERN.
L. Greiner 1IPHC meeting – September 5-6, 2011 STAR HFT Plans for the next year A short report on review results and plans for TPC – Time Projection.
L. Greiner1PXL Sensor and RDO review – 06/23/2010 STAR PXL Detector Project Status.
L. Greiner1SLAC Test Beam 03/17/2011 STAR LBNL Leo Greiner, Eric Anderssen, Howard Matis, Thorsten Stezelberger, Joe Silber, Xiangming Sun, Michal Szelezniak,
LBNL Michal Szelezniak, Eric Anderssen, Leo Greiner, Thorsten Stezelberger, Joe Silber, Xiangming Sun, Chinh Vu, Howard Wieman UTA Jerry Hoffman, Jo Schambach.
PXL Electronics Status update for HFT TC meeting on May 11, 2010 at LBNL 1HFT TC 05/11/ LG.
Research and Development for the HFT at STAR Leo Greiner BNL DAC 03/15/2006.
L. Greiner 1PXL BNL Safety Review– September 26, 2011 STAR HFT LBNL Leo Greiner, Eric Anderssen, Thorsten Stezelberger, Joe Silber, Xiangming Sun, Michal.
HFT PXL Mechanical July 2010 Howard Wieman LBNL 1.
L. Greiner1PXL Sensor and RDO review – 06/23/2010 STAR Heavy Flavor Tracker Overview With parameters pertinent to the PXL Sensor and RDO design.
MS, LG, XS PXL ladder tests at IPHC, May 1-7, Preliminary Ladder Testing Results At IPHC MS, XS, LG.
VELO upgrade electronics – HYBRIDS Tony Smith University of Liverpool.
HFT & PXL geometry F.Videbæk Brookhaven National Laboratory 13/9/12.
A multi-chip board for X-ray imaging in build-up technology Alessandro Fornaini, NIKHEF, Amsterdam 4 th International Workshop on Radiation Imaging Detectors.
L. Greiner 1HFT PXL BNL FTF– September 27, 2011 STAR HFT LBNL Leo Greiner, Eric Anderssen, Thorsten Stezelberger, Joe Silber, Xiangming Sun, Michal Szelezniak,
EUDET Annual Meeting, Munich, October EUDET Beam Telescope: status of sensor’s PCBs Wojciech Dulinski on behalf.
Engineering Division 1 Mechanical and Integration CD0 Walkthru, 19-Dec, 2007 Eric Anderssen, LBNL.
Leo Greiner schedule Evolution of Tasks and Schedule.
L. Greiner1PXL Sensor and RDO review – 06/23/2010 STAR PXL System Hardware Architecture.
17/06/2010UK Valencia RAL Petals and Staves Meeting 1 DC-DC for Stave Bus Tapes Roy Wastie Oxford University.
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
M. Szelezniak1PXL Sensor and RDO review – 06/23/2010 STAR Hardware Prototyping Status.
H. Wieman1STAR HFT CD1 Review, BNL, November 2009 STAR HFT PIXEL Detector WBS 1.2 Howard Wieman LBNL.
PXL Electronics Status update for HFT TC meeting on October 14, 2010 at BNL 1HFT TC 05/11/ LG.
L. Greiner 1PXL Detector Progress – July 2013 STAR HFT LBNL Leo Greiner, Eric Anderssen, Giacomo Contin, Thorsten Stezelberger, Joe Silber, Xiangming Sun,
L. Greiner1IPHC-LBNL Phone Conference 05/2011 STAR IPHC-LBNL Phone Conference News and PXL sensor (Ultimate) testing at LBNL.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
L. Greiner 1IPHC meeting – May 7, 2012 STAR HFT Plans for the next year A short report on HFT/PXL plans for post May 2012 TPC – Time Projection Chamber.
1 PIXEL H. Wieman HFT CDO LBNL Feb topics  Pixel specifications and parameters  Pixel silicon  Pixel Readout uSTAR telescope tests 
Phase-1 Design. i PHC Phase /04/2008 System Overview Clock, JTAG, sync marker and power supply connections Digital output.
Leo Greiner TC_Int1 Sensor and Readout Status of the PIXEL Detector.
MAPS based vertex detector at STAR Michal Szelezniak 1 on behalf of: E. Anderssen 1, X. Dong 1, L. Greiner 1, J. Kapitan 2,S. Margetis 3, H. Matis 1, H.G.
Leo Greiner IPHC DAQ Readout for the PIXEL detector for the Heavy Flavor Tracker upgrade at STAR.
HFT PIXEL Detector Director’s review May-2009 Wieman 1.
PXL Cable Options LG 1HFT Hardware Meeting 02/11/2010.
L. Greiner1PXL Sensor and RDO review – 06/23/2010 STAR PXL Detector Sensor and RDO Review Introduction.
Michal Szelezniak – LBL-IPHC meeting – May 2007 Prototype HFT readout system Telescope prototype based on three Mimostar2 chips.
Leo Greiner PIXEL Hardware meeting HFT PIXEL detector LVDS Data Path Testing.
Xiangming Sun1PXL Sensor and RDO review – 06/23/2010 STAR XIANGMING SUN LAWRENCE BERKELEY NATIONAL LAB Firmware and Software Architecture for PIXEL L.
1 The STAR Pixel Upgrade H. Wieman Heavy Quark Workshop LBNL 1-Nov-2007.
L. Greiner 1IPHC meeting – May 7, 2012 STAR HFT Plans for the next year A short report on HFT/PXL plans for post May 2012 TPC – Time Projection Chamber.
L. Greiner 1FEE 2014 – STAR PXL Vertex Detector STAR HFT LBNL Leo Greiner, Eric Anderssen, Giacomo Contin, Thorsten Stezelberger, Joe Silber, Xiangming.
L. Greiner 1St. Odile CMOS Workshop – September 6-9, 2011 STAR HFT LBNL Leo Greiner, Eric Anderssen, Thorsten Stezelberger, Joe Silber, Xiangming Sun,
M. Gilchriese U.S. Pixel Mechanics Overview M. G. D. Gilchriese Lawrence Berkeley National Laboratory April 2000.
Sensor testing and validation plans for Phase-1 and Ultimate IPHC_HFT 06/15/ LG1.
L. Greiner1IPHC-LBNL Phone Conference 05/2012 STAR IPHC-LBNL Phone Conference News and updated ladder testing.
L. Greiner 1ATLAS Workshop LBL - September, 2013 STAR HFT LBNL Leo Greiner, Eric Anderssen, Giacomo Contin, Thorsten Stezelberger, Joe Silber, Xiangming.
Vertex 2008 July 28–August 1, 2008, Utö Island, Sweden CMOS pixel vertex detector at STAR Michal Szelezniak on behalf of: LBNL: E. Anderssen, L. Greiner,
Improvement of ULTIMATE IPHC-LBNL September 2011 meeting, Strasbourg Outline  Summary of Ultimate test status  Improvement weak points in design.
Leo Greiner IPHC beam test Beam tests at the ALS and RHIC with a Mimostar-2 telescope.
Leo Greiner IPHC1 STAR Vertex Detector Environment with Implications for Design and Testing.
STAR Pixel Detector readout prototyping status. LBNL-IPHC-06/ LG22 Talk Outline Quick review of requirements and system design Status at last meeting.
PXL timing There are two asynchronous systems. STAR PXL RDO L0 trigger L0 detectors Physics collision Trigger processing TCD distribution 1.5 us TBD RDO.
L. Greiner1IPHC-LBNL Phone Conference 07/10/2012 STAR IPHC-LBNL Phone Conference News and updated ladder testing.
IPHC-LBL-BNL video conference 19 Jan 2007 HFT development MimoStar2 based telescope.
1 HFT Wieman 11/6/ Outline  Development Status uMIMOSTAR pixel detectors uMIMOSA5 Electronic Readout uLadder mechanics uBeam pipe  Interface.
Integration of the MVD Demonstrator S. Amar-Youcef, A. Büdenbender, M. Deveaux, D. Doering, J. Heuser, I. Fröhlich, J. Michel, C. Müntz, C. Schrader, S.
LBNL Eric Anderssen, Leo Greiner, Thorsten Stezelberger, Joe Silber, Xiangming Sun, Michal Szelezniak, Chinh Vu, Howard Wieman UTA Jerry Hoffman, Jo Schambach.
L. Greiner 1Project X Physics Study, Fermilab, June 18, 2011 STAR HFT LBNL Leo Greiner, Eric Anderssen, Thorsten Stezelberger, Joe Silber, Xiangming Sun,
1 PIXEL H. Wieman HFT CDO LBNL Feb topics  Pixel specifications and parameters  Pixel silicon  Pixel Readout uSTAR telescope tests 
Multiple Scattering and Sensor Thickness Preserving track extrapolation accuracy to bulk of particles at low momentum requires ultra-thin sensors and mechanical.
The STAR Heavy Flavor Tracker PXL detector readout electronics
Leo Greiner, Eric Anderssen, Howard Matis,
Presentation transcript:

L. Greiner 1IPHC meeting – September 5-6, 2011 STAR HFT LBNL Leo Greiner, Eric Anderssen, Thorsten Stezelberger, Joe Silber, Xiangming Sun, Michal Szelezniak, Chinh Vu, Howard Wieman UTA Jerry Hoffman, Jo Schambach IPHC Strasburg Marc Winter CMOS group STAR Pixel Detector Cable Design Status

2IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Talk Outline Prototype Design Concept Current constraints from this version of Ultimate Design choices based on above constraints Current prototype design Fabrication schedule

3IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Cable Updated Status We had originally intended to fabricate the prototype detector (end 2012 install) from Phase-2 sensors. Ultimate is a success and we can change the plan to use Ultimate in the prototype detector. This has ramifications for both the schedule, cost, development path for the cable, etc. We will need to develop (Ultimate) probe testing earlier and change the cable design plans to design for Ultimate.

4IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Cable Development PXL Cable development is planned as a 4 stage process: 1.Infrastructure testing board (large and configurable FR-4 ladder prototype). - Validate design concepts and determine envelope of sensor operation. 2.Prototype detector cable FR-4 with Cu traces. 3.Prototype detector cable Kapton with Cu traces. 4.Prototype detector cable Kapton with Al traces. This process leads to a production Al conductor cable to be fabricated in the CERN PCB shops

5IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Prototype Cable Design Concept 2 layer Al conductor cable with vias in low mass region 0.004” (100 µm) traces and 0.004” (100 µm) spaces 70% fill factor Conductor thickness in low mass region is 21 µm (Cu) or 32 µm (Al) Kapton thickness is 25 µm. Bond wire connection between Al and Cu cable sections. Cable size is approximately 2.3 cm x 28 cm. We will design to this concept Low mass region calculated X 0 for Al conductor = % Low mass region calculated X 0 for Cu conductor = % Preliminary Design: Hybrid Copper / Aluminum conductor flex cable

6IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Signal path requirements Signal# of tracestypeWidth (0.005” t&s) Sensor output (PH-2) Sensor output (Ultimate) 10 x 4 x 2 = x 2 x 2 = 40 LVDS 0.800” (20.32 mm) 0.400” (10.16 mm) CLK2LVDS0.020” (0.51 mm) CLK_RETURN*2LVDS0.020” (0.51 mm) Marker*1CMOS0.010” (0.25 mm) START (PH-2) START (Ultimate) 1212 CMOS LVDS 0.010” (0.25 mm) 0.020” (0.51 mm) SPEAK*1CMOS0.010” (0.25 mm) JTAG + RSTB*5CMOS0.050” (1.27 mm) TEMP2analog0.020” (0.51 mm) Total (Phase-2) Total (Ultimate production) ” (23.88 mm) 0.510” (12.96 mm) The signal list with associated conductor count is shown below: *- these signals are required for prototyping and testing but can be removed on final production boards. It is desired to keep the trace resistance below 4 ohms to preserve signal amplitude. The sensor output and clock trace pair impedance should be approximately 100 ohms but 63 ohms has been shown to work satisfactorily in a similar data path design (the LVDS data path test, results may be found here ( )

7IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Existing Constraints from Sensor High current draw on Analog power when the sensor is un-configured. VCLP regulator yield. Sensor start indeterminacy from START signal.

8IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Proposed Design High current draw on Analog power (VDDA) when the sensor is un-configured. Based on the results of the ITB tests, we will be implementing a single power supply for the VDDA and VDDD supplies for the sensors on the ladder. This makes sense as we wish to make the prototype cable as similar to the final cable as possible. Implications: –RSTB implemented on cable to establish base sensor configuration before sensor power is applied. –Phased power application – driver section of cable is powered first, then sensors are powered after application of RSTB. These sections are on separate LU protected power supplies.

9IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT VCLP regulator yield The current yield of the internal regulator for VCLP is of order 50% (is this still true?, cause?) Options are to either accept the yield loss for the prototype detector and use sensors with functioning VCLP regulators or to provide a VCLP distribution bus. The VCLP distribution bus adds conductor in a very congested area and is not foreseen to be needed for the production cable so we will design the cable without a VCLP distribution bus and accept the yield loss for this prototype. This also keeps the cable as close to production as possible. Proposed Design

10IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Proposed Design Sensor start indeterminacy from START signal There is a 1 clock indeterminacy in the sensor frame start based after the application of the START signal. The options for dealing with this are to synchronize the application of the clock with the START signal or to do an alignment of the data in the firmware decoder used for receiving and sorting the data. For technical reasons involving the way that we distribute the clock from the MTB, it is difficult to implement a solution involving the clock/start signal synchronous application. Also, this is expected to be solved in the final version of Ultimate. We will implement a firmware alignment solution. This solution is in progress.

11IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT SPEAK As the frame boundary can now be checked for alignment based on the arrival of the frame header, the marker signal is not considered necessary for checking synchronization. We intend not to bond the speak pads and disable them via RO_MODE4 Register - dis_pspeak. Is this reasonable? Proposed Design

12IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Current prototype design We will produce a prototype cable design based on the design concept with a single 2 layer cable in the low mass region with wire bonded signals/power to the driver multi layer section. This cable will use all copper conductors for the prototype. Conductor list from the low mass region to the driver region: Signal# of tracestype Sensor output (Ultimate)10 x 2 x 2 = 40 LVDS CLK2LVDS START (Ultimate)2LVDS JTAG + RSTB*5CMOS TEMP2analog Total (Ultimate production) 51 Power VDD1power GND1power

13IPHC meeting – September 5-6, 2011 L. Greiner STAR HFT Fabrication schedule The schematic is complete and will be checked internally and by IPHC. Layout will begin in mid-September. We intend to have this cable fabricated in the CERN shops as a test of the capabilities and procurement path. The design will be discussed with Rui at the CERN PCB shop in October when we are there for the beam test. We expect the initial PCBs in the November - early December timeframe. Does IPHC have any cable needs based on this design?