Tallinn University of Technology Founded as engineering college in 1918, TTU acquired university status in 1936. TTU has about 9000 students and 1209 employees,

Slides:



Advertisements
Similar presentations
Digital Integrated Circuits© Prentice Hall 1995 Design Methodologies Design for Test.
Advertisements

University of Technology Tallinn, ESTONIA Copyright 2005 by Raimund Ubar 1 EVikings II Establishment of the Virtual Centre of Excellence for IST RTD in.
Copyright 2001, Agrawal & BushnellVLSI Test: Lecture 261 Lecture 26 Logic BIST Architectures n Motivation n Built-in Logic Block Observer (BILBO) n Test.
Nis, March 4th, 2005Public Reporting on Project Results Review of Activities of Working Group for Computer Architecture Mile Stojcev Oliver Vojinovic Faculty.
Technical University Tallinn, ESTONIA DESIGN FOR TESTABILITY Raimund Ubar
History and Future of Technical Education Prof. Ing. Ivo Vondrák, CSc. Rector VŠB-TUO.
Laboratory for SoC design TEMPUS meeting Niš,
Department of Computer Science and Electrical Engineering.
How we learned to participate in EU projects „We”: the VLSI CAD group Institute of Microelectronics and Optoelectronics Warsaw University of Technology.
Spring 08, Jan 15 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
Embedded Hardware and Software Self-Testing Methodologies for Processor Cores Li Chen, Sujit Dey, Pablo Sanchez, Krishna Sekar, and Ying Chen Design Automation.
Spring 07, Jan 16 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
1 Multi - Core fast Communication for SoPC Multi - Core fast Communication for SoPC Technion – Israel Institute of Technology Department of Electrical.
1 Fast Communication for Multi – Core SOPC Technion – Israel Institute of Technology Department of Electrical Engineering High Speed Digital Systems Lab.
BIST vs. ATPG.
FACULTY OF COMPUTER SCIENCE OUTPUT DD  annual event from students for students with contact to industry (~800 visitors)  live demonstrations  research.
Jyväskylä There are more of buildings designed by world famous architect Alvar Aalto than anywhere else in the world. Population –The biggest city.
Testing and DFT tools ( Installed in our PLD Lab ) Maksim Jenihhin IXX9500 Doktoriseminar TURBO TESTER.
Center for Embedded Systems | An NSF Industry/University Cooperative Research Center CONFIDENTIAL CENTER FOR EMBEDDED SYSTEMS A NSF Industry University.
Technical University Tallinn, ESTONIA Overview: Fault Simulation Overview about methods Low (gate) level methods Parallel fault simulation Deductive fault.
Valérie Caraguel Paul Cézanne University - France -Tempus Programme - Kragujevac - November 2010 Paul-Cezanne University Aix - Marseille 3
Testimise projekteerimine: Labor 2 BIST Optimization
Department of Computer Engineering Tallinn University of Technology Estonia Final Workshop of CDC Tallinn, Brotherhood of the Blackheads, 21.
Department of Computer Engineering Tallinn University of Technology Estonia 8 th European Workshop on Microelectronics Education – EWME‘2010 Darmstadt,
AN INVESTIGATION INTO THE REQUIREMENTS OF A PC-BASED LEARNING ENVIRONMENT FOR THE EDUCATION OF MICROELECTRONIC TEST ENGINEERING Joseph Walsh and Ian Grout.
COMPUTER SCIENCE Mercer University College of Liberal Arts.
Intelligent Mobile Robotics Czech Technical University in Prague Libor Přeučil
ON LINE TEST GENERATION AND ANALYSIS R. Šeinauskas Kaunas University of Technology LITHUANIA.
Tallinn University of Technology (1918) Public university Second biggest university in Estonia Only technical university in Estonia Located in the capital.
Dr. Alireza Ghorshi Dr. Mohammad Mortazavi Dr. Mohammad Khansari Dr. Alireza Nemany Pour.
SYSTEM-ON-CHIP (SoC) AND USE OF VLSI CIRCUIT DESIGN TECHNOLOGY.
EVIKINGS II Meeting Tallinn, March 17, 2003 Design and Test of Digital Systems Raimund Ubar Tallinn Technical University
“Human – Global – High Performance” University Presentation Tempus Meeting Moscow, May 2010 B. Huenges, A. Burger & T. Schäfer RUHR-UNIVERSITY BOCHUM CENTRE.
3rd Annual Review Meeting Sinaia, Romania, February 21-22, 2005 REASON (IST ) Third Annual Report Workpackage 3 Raimund Ubar Tallinn Technical.
Modern VLSI Design 4e: Chapter 8 Copyright  2008 Wayne Wolf Topics Testability and architecture. Design methodologies. Multiprocessor system-on-chip.
Follow-up Courses. ECE Department MS in Electrical Engineering MS EE MS in Computer Engineering MS CpE COMMUNICATIONS & NETWORKING SIGNAL PROCESSING CONTROL.
Technical University Tallinn, ESTONIA 1 Faults in Circuits and Fault Diagnosis 0110 T FaultF 5 located Fault table Test experiment Test generation.
VAN HOAI TRAN FACULTY OF COMPUTER SCIENCE & ENGINEERING HCMC UNIVERSITY OF TECHNOLOGY AAOS 2008 Open Grid Computing Architecture.
ECE 553: TESTING AND TESTABLE DESIGN OF DIGITAL SYSTEMS
Introduction to FPGA Created & Presented By Ali Masoudi For Advanced Digital Communication Lab (ADC-Lab) At Isfahan University Of technology (IUT) Department.
Tallinn University of Technology (TUT) Some facts and figures Founded in 1918 as engineering college Acquired university status in 1936.
Test and Test Equipment Joshua Lottich CMPE /23/05.
Annual Review Meeting Lviv, Ukraine, February 14-15, 2003 REASON (IST ) First Annual Report Workpackage 03 Raimund Ubar Tallinn Technical University.
DDECS Stara Lesna, Slovakia, April 20, 2004 Tallinn Technical University D&T Education & Training in Europe What are the Main Challenges? Some thoughts.
Stand B15 L.F. / Budapest 16 Oct Stand B15 Join is a network of Technology Transfer Centres European coverage including Associated States Specific.
Technical University Tallinn, ESTONIA Copyright by Raimund Ubar 1 Raimund Ubar Tallinn Technical University D&T Laboratory Estonia Test Generation.
1 Introduction SEARCH-LAB Ltd.. 2 Introduction of SEARCH-LAB SEARCH Laboratory established at the Budapest University of Technology in 1999 SEARCH-LAB.
TOPIC : Controllability and Observability
Faculty of Electronics, Telecommunications and Information Technology University POLITEHNICA of Bucharest.
Technical University Tallinn, ESTONIA Copyright by Raimund Ubar 1 Raimund Ubar N.Mazurova, J.Smahtina, E.Orasson, J.Raik Tallinn Technical University.
Arvutitehnika instituut ati.ttu.ee Department of Computer Engineering ati.ttu.ee.
Technical University Tallinn, ESTONIA 1 Raimund Ubar TTÜ Tallinn, 21. mai 2003 Kuidas tagada kvaliteeti üha keerukamates.
A Design Flow for Optimal Circuit Design Using Resource and Timing Estimation Farnaz Gharibian and Kenneth B. Kent {f.gharibian, unb.ca Faculty.
Technical University Tallinn, ESTONIA Copyright by Raimund Ubar 1 Raimund Ubar Tallinn Technical University D&T Laboratory Estonia Hierarchical.
Our future engineers can bridge the SW/HW Paradigm Chasm – Dirk Stroobandt – Faculty of Engineering – Electronics and Information Systems Department.
Technical University Tallinn, ESTONIA Overview: Fault Simulation Overview about methods Low (gate) level methods Parallel fault simulation Deductive fault.
Technical University Tallinn, ESTONIA 1 Raimund Ubar TTÜ Tallinn, 21. mai 2003 Hästitestitavad ja isetestivad digitaalsüsteemid.
Real-Time System-On-A-Chip Emulation.  Introduction  Describing SOC Designs  System-Level Design Flow  SOC Implemantation Paths-Emulation and.
Towards Průmysl 4.0 at Brno University of Technology Prof. Pavel Václavek – Cybernetics in Material Science Research group leader
Technical University Tallinn, ESTONIA Overview: Fault Simulation Overview about methods Low (gate) level methods Parallel fault simulation Deductive fault.
Establishment of the Virtual Centre of Excellence
Partner Progress Report Tallinn Technical University
ELEC 7770 Advanced VLSI Design Spring 2016 Introduction
Tallinn Technical University
An Overview of the ITTC Networking & Distributed Systems Laboratory
ELEC 7770 Advanced VLSI Design Spring 2014 Introduction
Traditionally innovative
ELEC 7770 Advanced VLSI Design Spring 2012 Introduction
ELEC 7770 Advanced VLSI Design Spring 2010 Introduction
Good Morning/Afternoon/Evening
Presentation transcript:

Tallinn University of Technology Founded as engineering college in 1918, TTU acquired university status in TTU has about 9000 students and 1209 employees, offering engineering and economics diploma studies, bachelor, master and doctorate degree programmes. Academic part of the university is organised into  8 faculties,  30 departments and 108 chairs,  7 centres and  9 affiliated institutions. Raimund Ubar Computer Engineering Department

Research Topics Computer science: Decision Diagrams Test Pattern Generation Hierarchical Approaches Defect-Level Testing Simulation of Circuits and Systems Fault Simulation (SAF, functional faults, delays) Dynamic (multivalued) Simulation Built-In Self-Test Hybrid BIST Functional BIST Hardware accelerators for Fault Simulation

European projects History ( ): TEMPUS: Digital Design based on PLDs ( ) EUROCHIP ( ) - EUROPRACTICE (1996 -) PECO: EEMCN - East European Microelectronics Cooperation Network ( ) COPERNICUS: FUTEG - Functional Test Generation ( ) ESPRIT: ATSEC - Advanced Test Generation and Testable Design Methodology ( ) COPERNICUS: SYTIC - System Design Training ( ) COPERNICUS: VILAB - Microelectronics Virtual Laboratory for Cooperation in Research ( )

Current European Projects FRAMEWORK V: REASON - Research and Training Action for System On Chip Design ( ) FRAMEWORK V: eVikings II - Establishment of the Virtual Centre of Excellence for IST RTD in Estonia SOCRATES 2 Thematic Network Project THEIERE -Thematic Harmonisation in Electrical and Information EngineeRing in Europe SOCRATES 2 Thematic Network Project ECET - European Computing Education and Training ( ) EUROPRACTICE

Our Partners TTU LIU Darmstadt KTH USA: Michigan U Costa Rica Stuttgart Grenoble Torino East- and Middle- Europe Jonköping Dresden Ilmenau TTU cooperates with about universities Indonesia Kharkov

Hierarchical Test Generation Tool

Test Generation BIST Simulation Methods: Deterministic Random Genetic Methods: BILBO CSTP Store/Generate Design Test Levels: Gate Macro Fault Simulation Methods: Single fault Parallel Deductive Fault Table Fault models: Stuck-at-faults Stuck-opens Delay faults Test Optimization Fault Diagnosis Fault Location Turbo-Tester Tool Set

Hybrid BIST for Multiple Cores Embedded tester for testing multiple cores

Optimized Multi-Core H-BIST Pseudorandom test is carried out in parallel, deterministic test - sequentially

Applet for Learning RT L Test For learning problems of RT- level digital design and test: Design of data path and control path Design of data path and control path Tradeoffs between speed & HW cost Tradeoffs between speed & HW cost RT-level simulation RT-level simulation Fault simulation Fault simulation Test generation Test generation DFT and BIST DFT and BIST

Virtual Lab: Tool integration Cooperation with Fh-IIS, DTU, LIU, IISAS, WUT

Proposal: Ingredients of SoC test 1.Functional test to test the system (WP1) 2.BIST, embedded test for IP cores (WP3)

Tallinn University of Technology WP1. High-level modeling and simulation  Methods for automated generation of functional test at the system-level for verification purposes.  We have previous experience in:  High-level modeling and simulation  High-level test pattern generation  Design error identification at the logic level.

Tallinn University of Technology WP3. Setting up a Virtual IP library  Solutions for automated synthesis of the test infrastructure to IPs.  Novel hybrid BIST strategies  Functional BIST  Web based e-learning tools for teaching IP test standards like Boundary scan and P1500.

Artec Design Group Artec Design Ltd. founded in 1998 is a successful Estonian SME empoying more than 30 people. In 2001, the company was selected to top ten in the Central European Technology Fast list. The field of the Artec company is designing hardware, ASICs, embedded software and factory information systems. The company has been involved in a number of national and European level research projects.

Artec Design Group VPNow: an IP core for cryptographic network processing. –It allows any system with PCI interface to connect using the IPSec encryption standard. –Possible to send new, ipv6 internet protocol packets via existing ipv4 networks and vice-versa. A network-ready, full-function compact 486 motherboard with an award-winning Single Component Computer MachZ.