P. Baron CEA IRFU/SEDI/LDEFACTAR WORKSHOP Bordeaux (CENBG) June 17, 2008 1 Functionality of AFTER+ chip applications & requirements At this time, AFTER+

Slides:



Advertisements
Similar presentations
TDC130: High performance Time to Digital Converter in 130 nm
Advertisements

Towards HadronPhysics3 Towards HadronPhysics3. JointGEM continuation  readout electronics  n-XYTER ?  T2K After ?  active TPC  large area prototype.
Jeudi 19 février 2009 Status of SPIROC chips Michel Bouchel, Stéphane Callier, Frédéric Dulucq, Julien Fleury, Gisèle Martin-Chassard, Christophe de La.
1 ACTAR meeting – Santiago March 2008 Requirements Features required not available in standard ASICs for HEP: Auto-triggerable. Large dynamic range. Low.
Specific requirements for analog electronics of a high counting rate TRD Vasile Catanescu NIHAM - Bucharest CBM 10th Collaboration Meeting Sept 25 – 28,
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
A scalable DAQ system using the DRS4 sampling chip H.Friederich 1, G.Davatz 1, U.Hartmann 2, A.Howard 1, H.Meyer 1, D.Murer 1, S.Ritt 2, N.Schlumpf 2 1.
Kuno-Group B4 Yuuki Matsumoto A report for Graduation research Development of Trigger Board for MPPC (for MuSIC experiment) A report for Graduation research.
Front-end electronics for Time Projection Chamber I.Konorov Outlook:  TPC requirements  TPC readout options  Options for TPC FE chips  Prototype TPC.
ACTAR Nov 05 Lolly Pollacco CEA Saclay Front End Electronics for ACTAR.
MDT-ASD PRR C. Posch30-Aug-02 1 Specifications, Design and Performance   Specifications Functional Analog   Architecture Analog channel Programmable.
Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
Development of novel R/O electronics for LAr detectors Max Hess Controller ADC Data Reduction Ethernet 10/100Mbit Host Detector typical block.
Pattern Gas Detectors. Towards an R&D Collaboration CERN, 10 September P. Baron1, A. Delbart1, X. de la Broise1, D. Calvet1,
NA62 front end Layout in DM option Jan Kaplon/Pierre Jarron.
NA62 front end architecture and performance Jan Kaplon/Pierre Jarron.
14-5 January 2006 Luciano Musa / CERN – PH / ED General Purpose Charge Readout Chip Nikhef, 4-5 January 2006 Outline  Motivations and specifications 
TOF Electronics Qi An Fast Electronics Lab, USTC Sept. 16~17, 2002.
Preliminary Design of Calorimeter Electronics Shudi Gu June 2002.
AIDA design review Davide Braga Steve Thomas ASIC Design Group 9 June 2009.
L.Royer– TWEPP – 22 Sept Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand Signal processing for High Granularity Calorimeter: Amplification,
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
Readout ASIC for SiPM detector of the CTA new generation camera (ALPS) N.Fouque, R. Hermel, F. Mehrez, Sylvie Rosier-Lees LAPP (Laboratoire d’Annecy le.
1 E. Delagnes Saclay Dec 3rd CLAS12 Micromegas Tracker: FE electronics
Front End Circuit.. CZT FRONT END ELECTRONICS INTERFACE CZTASIC FRONT END ELECTRONICS TO PROCESSING ELECTRONICS -500 V BIAS+/-2V +/-15V I/O signal.
P. Baron CEA IRFU/SEDI/LDEFACTAR Meeting Santiago de Compostela March 11, A review of AFTER+ chip Its expected requirements At this time, AFTER+
Features of the new Alibava firmware: 1. Universal for laboratory use (readout of stand-alone detector via USB interface) and for the telescope readout.
L.ROYER – TWEPP Oxford – Sept The chip Signal processing for High Granularity Calorimeter (Si-W ILC) L.Royer, J.Bonnard, S.Manen, X.Soumpholphakdy.
The DRS2 Chip: A 4.5 GHz Waveform Digitizing Chip for the MEG Experiment Stefan Ritt Paul Scherrer Institute, Switzerland.
1 G.Pessina, RICH Elec Upg, 11 April 2010 Analog Channels per chip4 to 8 Digital channel per chip4 to 8 Wire-bond pitch (input channels) Input capacitance.
Development of the Readout ASIC for Muon Chambers E. Atkin, I. Bulbalkov, A. Voronin, V. Ivanov, P. Ivanov, E. Malankin, D. Normanov, V. Samsonov, V. Shumikhin,
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
SPIROC update Felix Sefkow Most slides from Ludovic Raux HCAL main meeting April 18, 2007.
Status of the n-XYTER testing Knut Solvag, Gerd Modzel, Christian Schmidt, Markus Höhl, Andrea Brogna, Ullrich Trunk, Hans-Kristian Soltveit CBM.
09/02/20121 Delay Chip Prototype & Delay Chip Test Board Joan Mauricio – Xavier Ondoño La Salle (URL) 12/04/2013.
LC Power Distribution & Pulsing Workshop, May 2011 Super-ALTRO Demonstrator Test Results LC Power Distribution & Pulsing Workshop, May nd November.
Pixel detector development: sensor
ILD/ECAL MEETING 2014, 東京大学, JAPAN
QIE10 development Nov. 7, 2011: The first full-chip prototype was submitted to MOSIS. Output is 2-bit exponent (four ranges) and 6-bit mantissa (non-linear.
Click to edit Master subtitle style Presented By Mythreyi Nethi HINP16C.
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
1 19 th January 2009 M. Mager - L. Musa Charge Readout Chip Development & System Level Considerations.
Pattern Gas Detectors. Towards an R&D Collaboration CERN, 10 September P. Baron1, A. Delbart1, X. de la Broise1, D. Calvet1,
ASIC Development for Vertex Detector ’07 6/14 Y. Takubo (Tohoku university)
HARDROC2: First measurements. HR2 status, Hambourg 12 dec 08, NSM 2 HARDROC2 4.3mm 4.5 mm Ceramic: 4.3 mm Plastic (Thin QFP): 1.4 mm 28 mm Hardroc2 submission:
VMM Update Front End ASIC for the ATLAS Muon Upgrade V. Polychronakos BNL RD51 - V. Polychronakos, BNL10/15/131.
HaRDROC performance IN2P3/LAL+IPNL+LLR R. GAGLIONE, I. LAKTINEH, H. MATHEZ IN2P3/IPNL LYON M. BOUCHEL, J. FLEURY, C. de LA TAILLE, G. MARTIN-CHASSARD,
1 Second generation Front-end chip for H-Cal SiPM readout : SPIROC Réunion EUDET France – LAL – jeudi 5 avril 2007 M. Bouchel, F. Dulucq, J. Fleury, C.
June 13rd, 2008 HARDROC2. June 13rd, 2008 European DHCAL meeting, NSM 2 HaRDROC1 architecture Variable gain (6bits) current preamps (50ohm input) One.
1 E. Delagnes Saclay Dec 3rd FE electronics for Micromégas Trackers
Technical status of the Gossipo-3 : starting point for the design of the Timepix-2 March 10, Vladimir Gromov NIKHEF, Amsterdam, the Netherlands.
Pixel structure in Timepix2 : practical limitations June 15, Vladimir Gromov NIKHEF, Amsterdam, the Netherlands.
C.Beigbeder, D.Breton, M.El Berni, J.Maalmi, V.Tocut – LAL/In2p3/CNRS L.Leterrier, S. Drouet - LPC/In2p3/CNRS P. Vallerand - GANIL/CNRS/CEA SuperB -Collaboration.
CEA DSM Irfu IDeF-X HD Imaging Detector Front-end for X-ray with High Dynamic range Alicja Michalowska, CEA-IRFU 1 Journées VLSI June 2010.
ASAD Workshop Saclay (CEA Irfu) November 25, AGET circuit: Application Information actar.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
The AGET chip Circuit overview, First data & Status
STATUS OF SPIROC measurement
Journées VLSI-FPGA-PCB Juin 2010 Xiaochao Fang
Jinfan Chang Experimental Physics Center , IHEP Feb 18 , 2011
A General Purpose Charge Readout Chip for TPC Applications
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
Hellenic Open University
TPC electronics Atsushi Taketani
X. Zhu1, 3, Z. Deng1, 3, A. Lan2, X. Sun2, Y. Liu1, 3, Y. Shao2
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
AMICSA, June 2018 Leuven, Belgium
Signal processing for High Granularity Calorimeter
Phase Frequency Detector &
Presentation transcript:

P. Baron CEA IRFU/SEDI/LDEFACTAR WORKSHOP Bordeaux (CENBG) June 17, Functionality of AFTER+ chip applications & requirements At this time, AFTER+ must fit the specifications of: ACTAR/GANIL TPC/GLAD/R3B/FAIR TPC&ACTIVE TARGET/MSU TPC/CENBG SAMURAI TPC/RIKEN …

ACTAR WORKSHOP Bordeaux (CENBG) June 17, AFTER+: Architecture Main features for AFTER+: 72 Analog Channels; Slow Control & test [“spy” mode].72 Analog Channels; Slow Control & test [“spy” mode]. Main features for the channel Input Current Polarity: positive or negative.Input Current Polarity: positive or negative. CSA + PZC + Filter (semi-Gaussian order 2).CSA + PZC + Filter (semi-Gaussian order 2). [Possibility to bypass the CSA]. SCA: 511 analog memory cells.SCA: 511 analog memory cells. Auto Triggering: discriminator + threshold (DAC) + inhibition.Auto Triggering: discriminator + threshold (DAC) + inhibition. Main features for the readout Analog OR of the 72 discriminator outputs [1 current output].Analog OR of the 72 discriminator outputs [1 current output]. Address of the hit channel (through slow control link).Address of the hit channel (through slow control link). 4 SCA readout modes.4 SCA readout modes. [AD9229] Slow ControlSlow Control Power on resetPower on reset Test mode:Test mode: calibration or test [channel/channel] functional [72 channels in one step] Spy mode on channel 1:Spy mode on channel 1: CSA out, PZC out, FILTER out or DISCRI in.

ACTAR WORKSHOP Bordeaux (CENBG) June 17, AFTER+: Mode of operation Discri_in Discri_out Hit_channel Trigger_out Write_SCA Read_Address_hit channel Reset Read_SCA Data_SCA_outSCA_in Channel i Stop Sampling: on external or local Trigger SCA write address read SCA read SCA write CSA_in

ACTAR WORKSHOP Bordeaux (CENBG) June 17, AFTER+: SCA SCA Manager SCA write 76 lines 511 cells SCA read Clk write Clk read R Vreturn:0,7V In Bufferout W Analog Memory: 72 channels + 4 dummy channels [for common mode or Fix pattern noise rejection purpose]. Write: 1MHz to 100MHzWrite: 1MHz to 100MHz Read: 20MHzRead: 20MHz Dynamic: 1.5V (full range)Dynamic: 1.5V (full range) Clock: LVDSClock: LVDS Mode (W & R): CMOSMode (W & R): CMOS CLKwrite CLKread Write Read Write phase Read phase

ACTAR WORKSHOP Bordeaux (CENBG) June 17, AFTER+: SCA Write Phase Fsampling: 1MHz to 100MHz.Fsampling: 1MHz to 100MHz. Peaking Time: 50ns to 1µs (16 values).Peaking Time: 50ns to 1µs (16 values). 511 cells SCAFILTER tpeak CSA channel Cf DAC Discri PAD x y z particle z0 z1 T z=z0 t trigger T z=z1 t trigger – t z=z0 ≤ 511 / F sampling t 0= arrival time Time z max L drift pad T z=zmax t driftzmax t driftz1 t driftz0 c0 c510 c509 ci-2 c1 c. ci ci-1 ci+1 ci+2 Architecture : circular memory Sampling condition : 511x(1/Fsampling) ≥ Tdriftmax Peaking Time : Tpeak ≥ N x (1/Fsampling)

ACTAR WORKSHOP Bordeaux (CENBG) June 17, c0 c510 c509 ci-2 c1 c. ci ci-1 ci+1 ci+2 c0 c510 c509 ci-2 c1 c. ci ci-1 ci+1 ci+2 AFTER+: SCA Read Phase Channel Readout mode : all channels; hit channels or specific channels Readout Time: 511 x [n channel + 3] x Trck + 79 x Trck = 80.6 µs µs x nchannel [Trck = 50 ns]. n = 1 channel => Readout time = µs.. n = 10 channels => Readout time = µs.. n = 36 channels => Readout time = 1 ms.. n = 76 channels => Readout time = ms. c0c510 c509 ci-2 c1 c. ci ci-1 ci+1 ci+2 c0c510 c509 ci-2 c1 c. ci ci-1 ci+1 ci+2 Column n Channel 0 Channel 2 Channel n Channel 75

ACTAR WORKSHOP Bordeaux (CENBG) June 17, AFTER+: SCA Read Phase Hit or specific channels: Slow control serial link & hit channel register (72 bits) Readout of the hit channel address idle X 1 ADD XXXXX Address r/wb=1=> read Y idle Sc_din Sc_ck Sc_en Sc_dout 8.5xTck:425ns 72xTck:3.6µs Write_SCA Read_address_hit channel Clear Read_SCA Write_address_read channel idle X 0 ADD Address Data r/wb=0=> write idle Sc_din Sc_ck Sc_en Sc_dout 7.5xTck:375ns 72xTck:3.6µs XXXXX Write of the readout channel address

ACTAR WORKSHOP Bordeaux (CENBG) June 17, AFTER+: SCA Read Phase SCA readout mode: 511, 256 or 128 analog memory cells / channel Write phase: Tdrift ≤ 511 / Fsampling Read phase: SCAcells = Stop (trigger) Readout phase Write phase: 2 x Tdrift ≤ 511 / Fsampling Read phase: SCAcells = Stop (trigger) Readout phase Write phase: 4 x Tdrift ≤ 511 / Fsampling Read phase: SCAcells = Stop (trigger) Readout phase 511 analog memory cells / channel:511 analog memory cells / channel: ci ci+1 ci 256 analog memory cells / channel:256 analog memory cells / channel: 128 analog memory cells / channel:128 analog memory cells / channel: InternalLogicalOperation Write phase

ACTAR WORKSHOP Bordeaux (CENBG) June 17, bit DAC AFTER+: Threshold channel Architecture: L.E.D + DAC (4 bits/channel + 3 bits/72 channels) FILTER Analog out CSA 1 channel Discri PZC G2 + - Sign Polarity Memory Hit Channel 511 cells SCA Inhibit Gain OR_hit channel I in I=I in Hit channel 01 I in I=I in Hit channel 02 I in I=I in Hit channel i I in I=I in Hit channel x Iin Slow Control Register (2 bits) I in 3-bit DAC Trigger output: analog OR of the 72 hit channel registers. Need specifications: -Current value -Rise & Fall time -Rout&Cout -Linearity (72*Iin ??)

ACTAR WORKSHOP Bordeaux (CENBG) June 17, AFTER+: Architecture of the test system 3 test modes: Test, Functionality & Calibration Calibration: Charge injected channel by channel (selection 1/72 channel by Slow Control). selj seli x72 Pulse Generator ASIC Functionality of the global electronic system: Charge injected on all channels (or a part), at the same time. [in this mode, the FPN channels can be tested] Pulse Generator selj seli x76 ASIC Test: Charge injected channel by channel (selection 1/72 channel by Slow Control). [1 internal injection capacitor/charge range] selj seli x72 Pulse Generator ASIC X3 (1/Charge range) Ccali

ACTAR WORKSHOP Bordeaux (CENBG) June 17, AFTER+: Requirements ParameterValue Polarity of detector signalNegative or Positive Number of channels72 External PreamplifierYes; access to the filter or SCA inputs Charge measurement Input dynamic range120 fC; 1 pC; 10 pC GainAdjustable/(channel) Output dynamic range2V p-p I.N.L< 2% Resolution< 850 e- (Charge range: 120fC; Peaking Time: 200ns; Cinchannel. < 30pF) Sampling Peaking time value50 ns to 1 µs (16 values) Number of SCA Time bins511 Sampling Frequency1 MHz to 100 MHz Time resolution Jitter60 ps rms Skew< 700 ps rms Trigger Discriminator solutionL.E.D Trigger Output/MultiplicityOR of the 72 hit channel registers; Current output Dynamic range5% of input charge range I.N.L< 5% Threshold value4-bit DAC/channel + (3-bit + polarity bit) common DAC Minimum threshold value≥ noise Readout Readout frequency20 MHz to 25 MHz Channel Readout modeHit channel; specific channels; all channels SCA Readout mode511 cells; 256 cells; 128 cells Test calibration1 channel / 72; external test capacitor test1 channel / 72; internal test capacitor (1/charge range) functional1, few or 76 channels; internal test capacitor/channel Counting rate< 1 kHz Power consumption< 10 mW / channel