WELCOME TO EE457 COMPUTER SYSTEMS ORGANIZATION
THREE MAIN TOPICS 1.CPU DESIGN 2.MEMORY SYSTEM 3.COMPUTER ARITHMETIC THREE MAIN TOPICS 1.CPU DESIGN 2.MEMORY SYSTEM 3.COMPUTER ARITHMETIC
CPU DESIGN MICRO-ARCHITECTURE DESIGN GENERAL DIGITAL SYSTEM DESIGN
MEMORY SYSTEM DESIGN CACHE + VIRTUAL MEMORY
COMPUTER ARITHMETIC 2’s Complement Arithmetic Review FAST ADDERS FAST MULTIPLIERS NON-LINEAR PIPELINES FOR ARTHMETIC OPERATIONS
COURSE PRE-REQUISITES EE201L INTRODUCTION TO DIGITAL CIRCUITS EE357 BASIC ORGANIZATION OF COMPUTER SYSTEMS
LECTURES & DISCUSSIONS LECTURES: (a)08:00-9:20AM MW MAP105 (b)04:00-5:20PM MW ZHS252 (c)12:30-1:50PM TTh ZHS252 (d)03:30-4:50PM TTh OHE122 DISCUSSIONS: (a) 01:00-01:50PM W OHE122 (b) 09:00-09:50AM F KAP156 (c) 12:00-12:50PM F SLH102 (d) 03:00-03:50PM F SLH100 LECTURES & DISCUSSIONS LECTURES: (a)08:00-9:20AM MW MAP105 (b)04:00-5:20PM MW ZHS252 (c)12:30-1:50PM TTh ZHS252 (d)03:30-4:50PM TTh OHE122 DISCUSSIONS: (a) 01:00-01:50PM W OHE122 (b) 09:00-09:50AM F KAP156 (c) 12:00-12:50PM F SLH102 (d) 03:00-03:50PM F SLH100 cancelled
EXAMINATIONS (Common to all 4 sections) (a) Quiz (~10%) Friday Sept. 27, :00 AM - 12:30 PM PST (the quiz slot extended by 40 min). (b) Midterm (~20%) Friday Nov. 1, :00 AM - 12:30 PM PST (the quiz slot extended by 40 min). (c) Final (~30%) Monday, Dec. 16, :30-7:20 PM PST (Exception schedule, Time extended by 50 min)
No make up exams, sorry EE457 Exam Other Exam Exam conflict? EE457 Exam Other Exam EE457 Exam Other Exam Then or
COURSE WEIGHTS Quiz~10% MIDTERM EXAM~20% HOMEWORKS % DESIGN PROJECTS % FINAL EXAM~30%
LATE PENALTY HOMEWORKS: UP TO 5% PER DAY IF SOLUTION IS NOT DISTRIBUTED
LATE PENALTY LABS: 2% PER DAY UP TO 7 DAYS 3% PER DAY AFTER 7 DAYS if specifically allowed The last lab may not have this much flexibility.
LECTURE CLASS ATTENDANCE PENALTY FOR MISSING: 1% FOR 5 TH, 6 TH AND 7 TH 2% FOR 8 TH AND 9 TH 4% FOR 10 TH AND AFTER PENALTY FOR MISSING DISCUSSION CLASS: HALF OF LECTURE CLASS MISSING PENALTY 0.5% FOR 3 rd, 4 TH, 5 TH, 6 TH 1% FOR 7 TH AND AFTER
REMOTE STUDENTS
Two instructors: 1. Gandhi Puvvada 2. Waleed Dweik Common TAs (3), Mentors (6), and Graders (6 HW + 6 Lab) Common blackboard (den.usc.edu) Common discussions, assignments, and exams
DESIGN PROJECTS PARTIALLY COMPLETE DESIGN FILES Core design Verilog file: ~50% complete Testbench and wave.do files: ~80% to 100% complete TTL DATABOOK NOT NECESSARY
Esperan Verilog Reference Guide Is posted on the BB for personal use of USC faculty and students. Is posted on the BB for personal use of USC faculty and students. -- please do not distribute, do not post it anywhere
IEEE Verilog standard ieee for USC library members only -- please do not distribute
HOMEWORK: INDIVIDUAL EFFORT LAB: (1) VERILOG CODING, SIMULATION AND DEBUGGING TEAM EFFORT (2) JUSTIFICATION, END-OF-LAB QUESTIONS INDIVIDUAL EFFORT
CLASS WEBPAGE DEN BLACKBOARD den.usc.edu LEC / DIS WEBCASTS ASSIGNMENTS ANNOUNCEMENTS OFFICE HOURS
Verilog language and ModelSim Simulator INTRO. LECTUREs are posted
Buy these two items from the Bookstores (1) TEXTBOOK Computer Organization & Design - The Hardware and Software Interface 4th edition (Revised Printing) By D. A. Patterson (Berkeley) and J. L. Hennesy (Stanford) (2) CLASS NOTE CHAPTER 1 ON THE BLACK-BOARD ========================================= Lab Manual.pdf files will be posted progressively on the BB
Understand, No need to memorize, Learn to design. Demonstrate your understanding in the exam ~ 40 to ~50 hours of office hours per week
Grades
Very easy to get an A grade
Grades Very easy to get an A grade Equally easy to get a F grade
Grades Very easy to get an A grade Equally easy to get a F grade
We appreciate your efforts ~ 60% of the class gets an A grade No place for the lazy and uninterested ~20% of the class fails or drops
There is no competition. Everyone can get an A grade. You need to aspire for it, and you need to work for it. You get what you worked for. No grace grade (No minimum grade).