FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.

Slides:



Advertisements
Similar presentations
The Impact of Channel Estimation Errors on Space-Time Block Codes Presentation for Virginia Tech Symposium on Wireless Personal Communications M. C. Valenti.
Advertisements

Announcements Assignment 8 posted –Due Friday Dec 2 nd. A bit longer than others. Project progress? Dates –Thursday 12/1 review lecture –Tuesday 12/6 project.
5/4/2006BAE Analog to Digital (A/D) Conversion An overview of A/D techniques.
10/23/2003ME DAC Lecture1 DAC Sunij Chacko Pierre Emmanuel Deliou Thomas Holst Used with modification.
Quasi-Passive Cyclic DAC Gabor C. Temes School of EECS Oregon State University.
Fischer 08 1 Analog to Digital Converters Nyquist-Rate ADCs  Flash ADCs  Sub-Ranging ADCs  Folding ADCs  Pipelined ADCs  Successive Approximation.
Designing Variation-Tolerance in Mixed-Signal Components of a System-on-Chip Wei Jiang and Vishwani D. Agrawal Electrical and Computer Engineering Auburn.
Mixed Signal Chip Design Lab Analog-to-Digital Converters Jaehyun Lim, Kyusun Choi Department of Computer Science and Engineering The Pennsylvania State.
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
Design and Implementation a 8 bits Pipeline Analog to Digital Converter in The Technology 0.6 μm CMOS Process Eri Prasetyo.
DNC, GEC & Non-linear Interpolation DNC, GEC & Non-linear interpolation A Review of ”A Digitally Enhanced 1.8V 15-bit 40-MSample/s CMOS.
NSoC 3DG Paper & Progress Report
1 A New Successive Approximation Architecture for Low-Power Low-Cost A/D Converter IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL.38, NO.1, JANUARY 2003 Chi-sheng.
Algorithmic (Cyclic) ADC
ADC Performance Metrics, Measurement and Calibration Techniques
Designing Variation-Tolerance in Mixed-Signal Components of a System-on-Chip Wei Jiang and Vishwani D. Agrawal Electrical and Computer Engineering Auburn.
Digital Voice Communication Link EE 413 – TEAM 2 April 21 st, 2005.
Introduction to Analog-to-Digital Converters
Built-in Adaptive Test and Calibration of DAC Wei Jiang and Vishwani D. Agrawal Electrical and Computer Engineering Auburn University, Auburn, AL
Department of Electrical Engineering Southern Taiwan University of Science and Technology Robot and Servo Drive Lab. 2015/7/2 Digital Control Strategy.
Digital to Analog Converters
A 10 bit,100 MHz CMOS Analog- to-Digital Converter.
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
FE8113 ”High Speed Data Converters”
Introduction to Adaptive Digital Filters Algorithms
Understanding ADC Specifications September Definition of Terms 000 Analogue Input Voltage Digital Output Code FS1/2.
Adopting Multi-Valued Logic for Reduced Pin-Count Testing Baohu Li, Bei Zhang and Vishwani Agrawal Auburn University, ECE Dept., Auburn, AL 36849, USA.
By Grégory Brillant Background calibration techniques for multistage pipelined ADCs with digital redundancy.
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
Analog to Digital conversion. Introduction  The process of converting an analog signal into an equivalent digital signal is known as Analog to Digital.
EE445:Industrial Electronics. Outline Introduction Some application Comparators Integrators & Differentiators Summing Amplifier Digital-to-Analog (D/A)
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
3V CMOS Rail to Rail Op-Amp
Guohe Yin, U-Fat Chio, He-Gong Wei, Sai-Weng Sin,
Improvement of Accuracy in Pipelined ADC by methods of Calibration Techniques Presented by : Daniel Chung Course : ECE1352F Professor : Khoman Phang.
18/10/20151 Calibration of Input-Matching and its Center Frequency for an Inductively Degenerated Low Noise Amplifier Laboratory of Electronics and Information.
FE8113 ”High Speed Data Converters”. Part 3: High-Speed ADCs.
A 14-b 100-MS/s Pipelined ADC With a Merged SHA and First MDAC Byung-Geun Lee, Member, IEEE, Byung-Moo Min, Senior Member, IEEE, Gabriele Manganaro, Senior.
Ali Al-Saihati ID# Ghassan Linjawi
DESIGN OF LOW POWER CURRENT-MODE FLASH ADC
1 Successive Approximation Analog-to- Digital Conversion at Video Rates 指導教授 :汪輝明 學 生:陳柏宏.
FE8113 ”High Speed Data Converters”. Course outline Focus on ADCs. Three main topics:  1: Architectures ”CMOS Integrated Analog-to-Digital and Digital-to-
Adviser : Hwi-Ming Wang Student : Wei-Guo Zhang Date : 2009/7/14
Fundamentals of Electric Circuits Chapter 5 Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display.
Integrated Smart Sensor Calibration Abstract Including at the sensor or sensor interface chip a programmable calibration facility, the calibration can.
12/14/2010Sophia University Solid –State Circuits & Devices Laboratory 1 A low-power delta-sigma modulator using dynamic-source-follower integrators Ryoto.
Erik Jonsson School of Engineering & Computer Science Redundant SAR ADC Architecture and Circuit Techniques for ATLAS LAr Phase-II Upgrade Ling Du 1, Hongda.
Digital to Analog Converter (DAC)
THERMAL NOISE ESTIMATION IN SWITCHED-CAPACITOR CIRCUITS
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
Wei-chih A Low-Voltage Low-Power Sigma-Delta Modulator for Broadband Analog-to-Digital Conversion IEEE Journal Of Solid-state Circuits, Vol. 40, No. 9,
0 /59 Nyquist Rate ADCs Dr. Hossein Shamsi ECE Dept, K.N. Toosi University of Technology.
Real-time Digital Signal Processing Digital Filters.
Erik Jonsson School of Engineering & Computer Science High-Speed, High-Resolution, Radiation-Tolerant SAR ADC for Particle Physics Experiments Yuan Zhou.
Introduction to Discrete-Time Control Systems fall
Digital Control CSE 421.
Fundamentals of Electric Circuits Chapter 5
B.Sc. Thesis by Çağrı Gürleyük
Digital Error Correction
Nonlinearities for current-steering DACs
Chapter 10 Figure 07.
Propagation Time Delay
Chapter 10 Figure 07.
文化大學電機系2011年先進電機電子科技研討會 設計於深次微米CMOS製程之功率感知高速類比數位轉換積體電路 (Power-Aware High-Speed ADC in Deep Submicron CMOS)
Lesson 8: Analog Signal Conversion
On-line arithmetic for detection in digital communication receivers
Chapter 5 Operational Amplifiers
Fixed-point Analysis of Digital Filters
Pingli Huang and Yun Chiu
On-line arithmetic for detection in digital communication receivers
Presentation transcript:

FE8113 ”High Speed Data Converters”

Part 2: Digital background calibration

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”, IEEE Transactions on Circuits and Systems-I: Regular Papers, Vol. 52,No. 1, January 2005, pp 32-43Background Interstage Gain Calibration Technique for Pipelined ADCs” J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”, IEEE Transactions on Circuits and Systems-II: Analog and Digital Signal Processing, Vol. 50, No. 9, September 2003, pp Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Papers 5 and 6

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Outline: A background self-calibration technique is proposed that can correct both linear and nonlinear errors in the inter-stage amplifiers of pipeline and algorithmic ADCs. Simulations show that the proposed algorithm yields a 72dB SNDR and a 112dB SFDR for a 12-bit pipeline. The calibration tracking time constant is approximately 8*10 5 samples

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Ideal N-bit ADC with input range (-V ref, V ref ) Assuming an ideal stage DASC, and an interstage gain of G 1, the ADC output is calculated by: The interstage gain G 1 and the M ADSC levels must satisfy the condition M≥G 1 to prevent the backend from overloading. Typically, M>G 1, introducing redundancy with digital correction. The primary remaining error sources are errors in the interstage amplifier and nonmlinearity in the DASC. In a switch-cap stage, DASC nonlinearity results primarily from capacitor mismatch and can be measured and corrected for separately, as presented by Galton. The remaining error source is the interstage amplifier, and the paper describes how gain error and nonlinearity in these can be measured an corrected for.

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Correction of gain errors, two approaches: I: II:

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” With DASC output V DASC =K1D1Vref, where K1 1 is the DASC gain, the Input of a pipeline stage is a) b) c)

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Equivalent model of pipeline stage Output word: where

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Interstage gain estimation Allow at least two D 1 levels for a given input The output is then

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Define: Then: Multiply z by R: If R is a pseudorandom sequence with zero mean, then RI(y 0 ) will have zero mean. Then E[Rz]=e, which is proportional to Rz can be considered a noisy estimate of the error coefficient and used to adjust this:

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Equivalent model of pipeline stage including amplifier nonlinearity (Weakly nonlinear) Modified correction algorithm Assuming ideal backend Rewriting and simplifying Assume Adding test sequence where

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Z written in general form where Multiplying by R Comparing samples whereIs small to those where is large gives an estimate of b 1 independent of m 1 However, this is depentent on backend behaviour. This means that tracking speed is signal dependent

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Another technique that does nor rely on specific backend codes is presented. By calculating covariance betrween Rz and where

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Update equation Integrating over a large number of samples

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs”

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Correction of backend errors

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs” Example implementation

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs”

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs”

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs”

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs”

J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”Background Interstage Gain Calibration Technique for Pipelined ADCs”

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Outline: The proposed digital background calibration scheme, applicable to multistage ADCs, corrects the linearity errors resulting from capacitor mismatches and finite opamp gain. The calibration is achieved by recalculating the digital output based on each stage’s equivalent radix. The equivalent radices are extracted in the background by using a digital correlation method. The calibration technique takes advantage of the digital redundancy architecture inherent to most pipelined ADCs. The SNR is not degraded from the pseudorandom noise sequence injected into the system

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Introduction - Correlation-based background digital calibration scheme in the context of a 1.5b-per-stage pipelined or cyclic ADC - The input signal need not be reduced to allow the injection of pseudorandom calibration signal - Minimal addition of analog hardware for calibration

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Capacitor flip-over MDAC

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy For cyclic: Error sources

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy ”Non-capacitor-flip-over” MDAC

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Rearranging error terms for capacitor flip-over MDAC

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Test signal injection

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Suggested implementaion of test signal injection

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Interference Cancelling

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Interference Cancelling

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Interference Cancelling

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Interference Cancelling

J.Li, U-K.Moon: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy”Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy Simulation results