South Bridge North Bridge I2CI2C SPI GPIO I2CI2C SPI GPIO FTSH Micro-B SMA JTAG USB Clock RJ45 GPIO RGMII AFE Analog UART.

Slides:



Advertisements
Similar presentations
New Corporate Identity Poster Design Department of Physics and Astronomy, University College London Erdem Motuk, Martin Postranecky, Matthew Warren, Matthew.
Advertisements

Georgia Tech Digital Back-end µHRG interface Curtis Mayberry School of Electrical and Computer Engineering Georgia Institute of Technology January 13 th,
Ultrafast 16-channel ADC for NICA-MPD Forward Detectors A.V. Shchipunov Join Institute for Nuclear Research Dubna, Russia
MS_uC / dnd / V RTC - Real Time Clock Programming Microcontroller ADC – Analog Digital Converter Autumn term K Byte Burst Flash 64K or 96K.
N32926O1DN (QFN88, 10mmx10mm) System Block Diagram
IO Controller Module Arbitrates IO from the CCP Physically separable from CCP –Can be used as independent data logger or used in future projects. Implemented.
Analog-to-Digital Converters
Technion Digital Lab Project Xilinx ML310 board based on VirtexII-PRO programmable device Students: Tsimerman Igor Firdman Leonid Firdman Leonid.
Kabuki 2800 Critical Design Review 19 October 2006.
Analog-to-Digital Converters Lecture L11.2 Section 11.3.
MS_uC / dnd / V RTC - Real Time Clock Programming Microcontroller RTC – Real Time Clock Autumn term K Byte Burst Flash 64K or 96K Byte SRAM.
AT32AP7000 Intro CS-423 Dick Steflik. Block Diagram.
Ethernet Bomber Ethernet Packet Generator for network analysis Oren Novitzky & Rony Setter Advisor: Mony Orbach Started: Spring 2008 Part A final Presentation.
Ethernet Bomber Ethernet Packet Generator for network analysis Oren Novitzky & Rony Setter Advisor: Mony Orbach Spring 2008 – Winter 2009 Midterm Presentation.
SVT TDR meeting – March 30, 2012 List of peripheral blocks for SVT strip readout chips.
Laboratoire de l’Accélérateur Linéaire (IN2P3-CNRS) Orsay, France LHCb upgrade meeting Tests tools Status for Analog and Digital parts  Tools to test.
Introduction to the Raw Handheld Board Jason Miller, David Wentzlaff, Nathan Shnidman.
Todd Moore for the DES CollaborationPS TalkJune 13 th, DES DHE CRATE SYSTEM MANAGEMENT & CONTROL Todd Moore University of Illinois, at Urbana-Champaign.
Update on the ATCA work going on at LAPP xTCA interest group - CERN 08/04/2013 Nicolas LETENDRE Alain Bazan, Fatih Bellachia, Sébastien Cap,Nicolas Dumont-Dayot,
Little arduino microcontrollers Meghan Jimenez 12 February 2014.
Laboratoire de l’Accélérateur Linéaire (IN2P3-CNRS) Orsay, France Calorimeter upgrade meeting Olivier Duarte Upgrade calo FE review Comments : Digital.
A Company Selling Technology and not just a Product.
September 22, 2005 ESF Workshop-Perugia 1 Virgo Control Electronic upgrade Annecy/Pisa/EGO B.Mours.
Team 2 Yimin Xiao Jintao Zhang Bo Yuan Yang.  The project we propose is a digital oscilloscope with playback function that provides almost any function.
Nectar F2F, Barcelona /23/2015K.-H. Sulanke, DESY1 The Digital Trigger Backplane Rev. 2 power ethernet Frontend board connector L0 in /out and...
CALICE C&C PROPOSAL - DRAFT -4- FOR COMMENTS & CORRECTIONS A) CLOCK : a) 3x EXTERNAL INPUTS : 1) 1x Diff. LVDS ( 2x SMA ) 2) 1x LVTTL/CMOS (?) ( 1x Lemo.
1Auger - North / October 2005 J-M.Brunet, S.Colonges, B.Courty, Y.Desplanches, L.Guglielmi, G.Tristram APC Laboratory – CNRS / IN2P3.
2. Requirements Existing Z-Dok interface 10G Ethernet – SFP+ Free chips? Fast Memory  More QDRII+ Large Memory for transient buffer  DDR? External Processor.
South Bridge North Bridge I2CI2C SPI GPIO I2CI2C SPI GPIO FTSH Micro-B SMA JTAG USB Clock RJ45 GPIO RGMII AFE Analog UART.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
Microcontroller Programming
Domino Ring Sampler (DRS) Readout Shift Register
ERC - Elementary Readout Cell Miguel Ferreira 18 th April 2012
4x4 4 8x LVDS on HDMI ( 8x LVDS on SMA ? ) 8x LVDS on HDMI LVDS on SMA LVTTL on Lemo NIM on Lemo LVDS on SMA 4x LVDS on SMA 4x NIM on Lemo 2x NIM on Lemo.
FEC electronicsRD-51 mini week, CERN, Sept Towards the scalable readout system: FEC electronics for APV25, AFTER and Timepix J.
Bottom half – ch 0-5 placed & routed FE PS PROC FIFO TRIG OSC RX/SHAP ADC DAC VME.
Ethernet Bomber Ethernet Packet Generator for network analysis
1 SysCore for N-XYTER Status Report Talk by Dirk Gottschalk Kirchhoff Institut für Physik Universität Heidelberg.
LAN Sephiroth Kwon GRMA OUTLINE Diagram Voltage Clock Head Signal Description Repair Flow Chart.
Μ [sic] design constraints wesley :: chris :: dave :: josh.
3 Sep 2009SLM1 of 12 SLM performance and limitations based on HW tests.
AT91SAM: ARM-based controllers
Cmod A7 Breadboardable Artix-7 FPGA Module
Test Boards Design for LTDB
E. Hazen - Back-End Report
Hands On SoC FPGA Design
Using FPGAs with Processors in YOUR Designs
AMC13 Status Report AMC13 Update.
Fast monitoring of ROC analog currents
Chip Configuration and Drivers – Status Report
LATOME LAPP Nicolas Dumont Dayot on behalf of the LAPP team
Programming Microcontroller ADC – Analog Digital Converter
Trigger status Fan-out Trigger processor
Programming Microcontroller
Front-end digital Status
Programming Microcontroller GPIO – General Purpose Input/Output
ASP/H – CRM Interface John DeHart Applied Research Laboratory Computer Science and Engineering Department
University of Illinois, at Urbana-Champaign
Ext. +5V / 3A Power Conn. VME J1 VME J2 40-pin DIL HEADER USB MCU JTAG
Debug & Download DIL for USB MCU
Digital Atlas Vme Electronics - DAVE - Module
40-pin DIL BREAK-OUT HEADER (incl. 4x diff. pairs 2V5 LVDS ) 3 32
PCB-1 HEADER / CONNECTOR
CLK-IN<1-0> 2x LEMOs 00
Ext. +5V / 3A Power Conn. VME J1 VME J2 40-pin DIL HEADER USB MCU JTAG
16 ( incl. 2x diff. pairs 2V5 LVDS )
CLK-IN<1-0> 2x LEMOs 00
Exploring Application Specific Programmable Logic Devices
CPU TI AM4376 JTAG Expansion Board Connectors Samtec TFC F-D-A
DAC37J82EVM, TSW14J10EVM, KC705.
Presentation transcript:

South Bridge North Bridge I2CI2C SPI GPIO I2CI2C SPI GPIO FTSH Micro-B SMA JTAG USB Clock RJ45 GPIO RGMII AFE Analog UART

ETH PHY South Bridge North Bridge VSUP - 3.6V ~ 5V D3V3 - Digital 3.3VD1V5 - Digital 1.5V A1V5 - Analog 1.5V A3V3 – Analog 3.3V AFE

SmartFusion FPGA fabric MSS CCC CCC USB CLKLP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE 1 CLK AFE 2 CLK MSS 32 kHz OSC GLC GLB GLA0 PLL 20 MHz from SMA 20 MHz from TCXO 32 kHz from XTAL 50 MHz from ETH OSC 60 MHz from USB chip max. 20 MHz to AFEs (DDR) 20 MHz (differential) to mezzanine 20 MHz to SMA 100 MHz RC OSC

SmartFusion FPGA fabric MSS CCC CCC USB CLKLP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE 1 CLK AFE 2 CLK MSS 32 kHz OSC GLC GLB GLA0 PLL GLC 20 MHz from SMA 20 MHz from TCXO 32 kHz from XTAL 50 MHz from ETH OSC 60 MHz from USB chip max. 20 MHz to AFEs (DDR) 20 MHz (differential) to mezzanine 20 MHz to SMA

SmartFusion FPGA fabric MSS CCC CCC USB CLKLP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE 1 CLK AFE 2 CLK MSS 32 kHz OSC GLC GLB GLA0 PLL GLC 20 MHz from SMA 20 MHz from TCXO 32 kHz from XTAL 50 MHz from ETH OSC 60 MHz from USB chip max. 20 MHz to AFEs (DDR) 20 MHz (differential) to mezzanine 20 MHz to SMA

SMA AFE 1 AFE 2 Mezzanine SMA XTAL OSC USB chip ETH PHY TCXO EXT CLK IN MAIN CLK IN 20 MHz LP XTAL 32 kHz RMII CLK 50 MHz USB XTAL 12 MHz USB CLK 60 MHz EXT CLK OUT 20 MHz AFE 1 CLK max. 20 MHz AFE 2 CLK REF CLK OUT 20 MHz (differential)

ETH PHY South Bridge North Bridge VSUP D3V3D1V5 A1V5A3V3 ADC, DAC

SRAM South Bridge North Bridge I2CI2C SPI GPIO I2CI2C SPI GPIO FTSH SMA Jack/BNC Analog JTAG Clock I/O Analog LED GPIO EMI

SmartFusion FPGA fabric MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSS ETH PHY 32 kHz OSC GLC GLB GLA0 PLL CLKC

SmartFusion Fabric CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSS ETH PHY 32 kHz OSC GLC GLB GLA0 PLL CLKC

SmartFusion FPGA Fabric CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSS ETH PHY 32 kHz OSC DUT GLC GLB GLA0 PLL CLKC

FPGA Fabric CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSSETH PHY 32 kHz OSC DUT GLC GLB GLA0 PLL

FPGA Fabric CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT RMII CLK AFE1 CLK AFE2 CLK MSSETH PHY 32 kHz OSC DUT GLC GLB GLA0 PLL

CCC MSS CCC CCC USB CLK LP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT ETH CLK AFE1 CLK AFE2 CLK MSS ETH PHY

CCC USB CLKLP XTAL MAIN CLK IN EXT CLK IN REF CLK OUT EXT CLK OUT ETH CLK