EoC Status Report Giulio Dellacasa GigaTracker Working Group CERN, December 9th 2008.

Slides:



Advertisements
Similar presentations
End of Column Circuits Sakari Tiuraniemi - CERN. EOC Architecture 45 9 Ref CLK 40 MHz DLL 32-bit TDC bank address RX 5 TDC bank address RX 5 TDC bank.
Advertisements

Token Bit Manager for the CMS Pixel Readout
4bit Parallel to Serial Data Stream Converter By Ronne Abat Johnny Liu.
TDC in ACTEL FPGA Tom Sluijk Wilco Vink Albert Zwart Fabian Jansen.
M.J. LeVine1STAR HFT meeting, Sept 27-28, 2011 STAR SSD readout upgrade M. LeVine, R. Scheetz -- BNL Ch. Renard, S. Bouvier -- Subatech J. Thomas -- LBNL.
An Error-Correcting Line Code for a HEP Rad-Hard Multi-GigaBit Optical Link Giulia Papotti CERN (European Organization for Nuclear Research) Universita’
1 Hamming Code Clarissa David Timmy Lau WingChing Lin Jonathan Lee Advisor: Dr. David Parent December 7, 2005.
Timing Analysis Timing Analysis Instructor: Dr. Vishwani D. Agrawal ELEC 7770 Advanced VLSI Design Team Project.
Terra-Pixel APS for CALICE Progress meeting 10 th Nov 2005 Jamie Crooks, Microelectronics/RAL.
Huffman Encoder Project. Howd - Zur Hung Eric Lai Wei Jie Lee Yu - Chiang Lee Design Manager: Jonathan P. Lee Huffman Encoder Project Final Presentation.
[M2] Traffic Control Group 2 Chun Han Chen Timothy Kwan Tom Bolds Shang Yi Lin Manager Randal Hong Mon. Nov. 11 Overall Project Objective : Dynamic Control.
Merging Synthesis With Layout For Soc Design -- Research Status Jinian Bian and Hongxi Xue Dept. Of Computer Science and Technology, Tsinghua University,
Development of novel R/O electronics for LAr detectors Max Hess Controller ADC Data Reduction Ethernet 10/100Mbit Host Detector typical block.
David Nelson STAVE Test Electronics July 1, ATLAS STAVE Test Electronics Preliminary V3 Presented by David Nelson.
Final Year Project A CMOS imager with compact digital pixel sensor (BA1-08) Supervisor: Dr. Amine Bermak Group Members: Chang Kwok Hung
Finite State Machines. Binary encoded state machines –The number of flip-flops is the smallest number m such that 2 m  n, where n is the number of states.
Hardware Design of High Speed Switch Fabric IC. Overall Architecture.
Slide: 1International Conference on Electronics, Circuits, and Systems 2010 Department of Electrical and Computer Engineering University of New Mexico.
Readout electronics of the NA62 Gigatracker system G. Dellacasa 1, V.Carassiti 3, A. Ceccucci 2, S. Chiozzi 3, E. Cortina 4, A. Cotta Ramusino 3, M. Fiorini.
Sakari tiuraniemi - CERN Status of the submission – End of Column.
Mateusz Baszczyk, Piotr Dorosz, Wojciech Kucewicz, AGH-UST Krakow Claudio Gotti, Gianluigi Pessina, INFN-Milano Bicocca Angelo Cotta Ramusino, INFN-Ferrara.
07 October 2004 Hayet KEBBATI -1- Data Flow Reduction and Signal Sparsification in MAPS Hayet KEBBATI (GSI/IReS)
Phase-1 Design. i PHC Phase /04/2008 System Overview Clock, JTAG, sync marker and power supply connections Digital output.
PCI (Peripheral Component Interconnect) Andrew P. Michelle S. Caleb D. Jon P.
FF-LYNX (*): Fast and Flexible protocols and interfaces for data transmission and distribution of clock, trigger and control signals (*) project funded.
Radiation Hardness Test Chip Matthias Harter, Peter Fischer Uni Mannheim.
23 February 2004 Christos Zamantzas 1 LHC Beam Loss Monitor Design Considerations: Digital Parts at the Tunnel Internal Review.
Riyadh Philanthropic Society For Science Prince Sultan College For Woman Dept. of Computer & Information Sciences CS 251 Introduction to Computer Organization.
Development of an ASIC for reading out CCDS at the vertex detector of the International Linear Collider Presenter: Peter Murray ASIC Design Group Science.
Specifications & motivation 2  Lowering integration time would significantly reduce background  Lowering power would significantly reduce material budget.
Fullbeam DAQ board on PET system Eleftheria Kostara (INFN of Pisa, University of Siena ) Supervisors: F. Palla, M.G. Bisogni (University of Pisa) Technical.
G. Aglieri, P.Jarron, J. Kaplon, A. Kluge, M. Morel, M. Noy, L. Pertktold, K. Poltorak August 27, 2012.
Testing of Latch-TDC Da-Shung Su Jia-Ye Chen, Hsi-Hung Yao, Su-Yin Wang, Ting-Hua Chang, Wen-Chen Chang 2011/07/13.
J. Crooks STFC Rutherford Appleton Laboratory
Digital Logic Design.
Pixel Read-Out architectures for the NA62 GigaTracker G. Dellacasa (1), A. Cotta Ramusino(3), M. Fiorini(3), P. Jarron(2) J. Kaplon(2), A. Kluge(2), F.
2011/IX/27SEU protection insertion in Verilog for the ABCN project 1 Filipe Sousa Francis Anghinolfi.
LCFI meeting 19 th August 2008 TESTING OF CPR2A Mirek Havranek, Peter Murray, Konstantin Stefanov, Stephen Thomas.
CERN, 18 december 2003Coincidence Matrix ASIC PRR Coincidence ASIC modifications E.Petrolo, R.Vari, S.Veneziano INFN-Rome.
BTeV in PHENIX: Pixel Readout Chip Basics David Christian Fermilab December 5, 2005.
RD53 Analog IP blocks WG : developments and plans at CPPM M. Barbero, L. Gallin Martel (LPSC), Dzahini (LPSC), D. Fougeron, R. Gaglione (LAPP), F. Gensolen,
UPDATE ON CLICPIX2 DESIGN Pierpaolo Valerio Edinei Santin
A4 1 Barto "Sequential Circuit Design for Space-borne and Critical Electronics" Dr. Rod L. Barto Spacecraft Digital Electronics Richard B. Katz NASA Goddard.
Terra-Pixel APS for CALICE Progress meeting 10 th Nov 2005 Jamie Crooks, Microelectronics/RAL.
.1PXL READOUT STAR PXL READOUT requirement and one solution Xiangming Sun.
Efuse block Description and simulation. Symbol 2 16 out_bus 6 address NR1 Sense Burn_CK Burn_RN sub gndd subCon T3NW vddp vddd FEI4_A_EFUSE Burn_srout.
ABC February 2013 ABC 130 Final Design Review 1F. Anghinolfi08/02/13.
12004 MAPLD Int’l Conference – Paper 118 Kumar Automated FSM Error Correction for Single Event Upsets Dr. Nand Kumar & Darren Zacher Design Creation and.
UPDATE ON CLICPIX2 DESIGN Pierpaolo Valerio Edinei Santin
Alessandro Gabrielli - SLAC - 15/02/081 Alessandro Gabrielli Physics Dep. & INFN Bologna -APSEL4D readout architecture -APSEL256x256D proposal -Emulator-Debugger.
LPNHE - Serial links for Control in 65nm CMOS technology - 65nm CMOS - Higher density, less material, less power - Enhanced radiation hardness regular.
Technical status of the Gossipo-3 : starting point for the design of the Timepix-2 March 10, Vladimir Gromov NIKHEF, Amsterdam, the Netherlands.
Design of the 64-channel ASIC: update DEI - Politecnico di Bari and INFN - Sezione di Bari Meeting INSIDE, December 18, 2014, Roma Outline  Proposed solution.
H. Krüger, , DEPFET Workshop, Heidelberg1 System and DHP Development Module overview Data rates DHP function blocks Module layout Ideas & open questions.
Low Power, High-Throughput AD Converters
Vladimir Gromov, NIKHEF, Amsterdam. GOSSIPO-3 Working Group February 03, Local Oscillator in the GOSSIPO-3 readout chip.
BUILDING BLOCKS designed at IPHC in TOWER JAZZ CMOS Image Sensor 0.18 µm process Isabelle Valin on behalf of IPHC-PICSEL group.
C.Beigbeder, D.Breton, M.El Berni, J.Maalmi, V.Tocut – LAL/In2p3/CNRS L.Leterrier, S. Drouet - LPC/In2p3/CNRS P. Vallerand - GANIL/CNRS/CEA SuperB -Collaboration.
Tomasz Hemperek, STATUS OF DHPT 1.0 PXD/SVD Workshop 5 th February 2013.
TDC status and to do 1. Status of TDC design 2. List of future activities.
End OF Column Circuits – Design Review
Final Project Report 64 points FFT
PID meeting SCATS Status on front end design
TDC per 4 pixels – End of Column Approach
Christophe Beigbeder PID meeting
Bus update after meeting of 11/11
Parallel to Serial Module
1 Gbit/s Serial Link 1 Gbit/s Data Link Using Multi Level Signalling
Sequential circuits and Digital System Reliability
Preliminary design of the behavior level model of the chip
Presentation transcript:

EoC Status Report Giulio Dellacasa GigaTracker Working Group CERN, December 9th 2008

SEU aspects Single flip-flops: Triple Modular Redundancy with voting FSM: States encoded using Hamming code, with auto- recovery option from single errors Registers and FIFOs: Hamming code protected During the design review of October it came out that also the End Of Column circuit must be SEU protected. So the circuit has been upgraded has follows The adopted Hamming code allows to correct single-bit errors and to detect double-bit errors (but not to correct) 2 Giulio Dellacasa GTK Working Group CERN 09/12/2008

Hamming code 3 Giulio Dellacasa GTK Working Group CERN 09/12/2008

Others changes Depth of the 3 FIFOs (interchanging FIFOs and output FIFO) has been increased from 20 to 32 for two reasons  To have a wider safety margin from overflows during the test (simulations showed that 20 would be enough with a column rate of 4.5 MHz)  To have a depth which is power of 2 (more easy the design of the FIFO controller) For those reasons (deeper FIFOs and SEU protections) the area of the EoC circuit increases from 250 x 750 µm to 300 µm x 2.5 mm (after floorplanning with occupancy 70%) 4 Giulio Dellacasa GTK Working Group CERN 09/12/2008

Synthesis Synthesis has been performed with the following operating environment:  clock frequency at 200 MHz (5 ns)  VDD 1.08  Temperature 100 C No timing violations observed in reports Post-Synthesis simulations has been performed at lower frequency due the built-in delay there is the Synopsys library (3 ns each gate! Not realistic) Only post-layout simulations will have realistic signals delays 5 Giulio Dellacasa GTK Working Group CERN 09/12/2008

EoC Layout Internal-common signals (MQ) From pixels (MG)External pads (MG) Power rings (MQ) Power rings (MG) The design is not drawn to scale (300 µm x 2.5 mm) 6 Giulio Dellacasa GTK Working Group CERN 09/12/2008

Other things to change… After a first floorplanning we discovered that we won’t have enough space for all the pads we need (29 differential signals + 9 debug/status signals) One possible solution (maybe the only one) is to have serial data output from the EoC circuit (instead of the 16- bit parallel bus) 3 different serial data ports (+ 3 Dval ports) will provide the 3 columns read-out Number of estimated signals with serial read-out: 15 (+ 9 debug/status) 7 Giulio Dellacasa GTK Working Group CERN 09/12/2008

Serial output Each EoC circuit will be equipped with a 32- bit shift register working at 160 MHz by default, with the possibility to slow down at 80 or 40 MHz (work in progress) One more differential signal will provide the write-enable signal for the DAQ (Data Valid Flag, Dval) 8 Giulio Dellacasa GTK Working Group CERN 09/12/2008

Conclusion All the possible effort will be put in order to have a preliminary layout before Christmas, with the latest changes (serial output) Post-Layout simulations and verifications will be performed in the beginning of January 9 Giulio Dellacasa GTK Working Group CERN 09/12/2008