ASIC R&D at Fermilab R. Yarema October 30, 2003. Long Range Planning Committee2 ASICs are Critical to Most Detector Systems SVX4 – CDF & DO VLPC readout.

Slides:



Advertisements
Similar presentations
The Industry’s Smallest 16 Bit ADC’s
Advertisements

20/Oct./2000 CF IEEE NSS 2000 at Lyon,France 1 An MWPC Readout Chip for High Rate Environment Introduction ASIC Structure & Fabrication ASIC Evaluation.
Electronics for large LAr TPC’s F. Pietropaolo (ICARUS Collaboration) CRYODET Workshop LNGS, March 2006.
1 m 3 Prototype Digital Hadron Calorimeter Collaborators Argonne National Laboratory Boston University University of Chicago Fermilab University of Texas.
18/05/2015 Calice meeting Prague Status Report on ADC LPC ILC Group.
CHARGE COUPLING TRUE CDS PIXEL PROCESSING True CDS CMOS pixel noise data 2.8 e- CMOS photon transfer.
Using the EUDET pixel telescope for resolution studies on silicon strip sensors with fine pitch Thomas Bergauer for the SiLC R&D collaboration 21. May.
Victoria04 R. Frey1 Silicon/Tungsten ECal Status and Progress Ray Frey University of Oregon Victoria ALCPG Workshop July 29, 2004 Overview Current R&D.
July 10, 2008 PHENIX RPC review C.Y. Chi 1 RPC Front End Electronics On chamber discriminator  The strips  The CMS discriminator chips  The discriminator.
A new idea of the vertex detector for ILC Y. Sugimoto Nov
14-5 January 2006 Luciano Musa / CERN – PH / ED General Purpose Charge Readout Chip Nikhef, 4-5 January 2006 Outline  Motivations and specifications 
R&D on pixel sensors at ILC ILC Workshop - November 2006 – Valencia.
SVX4 chip 4 SVX4 chips hybrid 4 chips hybridSilicon sensors Front side Back side Hybrid data with calibration charge injection for some channels IEEE Nuclear.
Preliminary Design of Calorimeter Electronics Shudi Gu June 2002.
Development of Readout ASIC for FPCCD Vertex Detector 01 October 2009 Kennosuke.Itagaki Tohoku University.
8/22/01Marina Artuso - Pixel Sensor Meeting - Aug Sensor R&D at Syracuse University Marina Artuso Chaouki Boulahouache Brian Gantz Paul Gelling.
MR (7/7/05) T2K electronics Beam structure ~ 8 (9?) bunches / spill bunch width ~ 60 nsec bunch separation ~ 600 nsec spill duration ~ 5  sec Time between.
R. Kass US LC Conference 1 Design and Fabrication of a Radiation-Hard 500-MHz Digitizer Using Deep Submicron Technology R. Kass The Ohio State University.
Readout ASIC for SiPM detector of the CTA new generation camera (ALPS) N.Fouque, R. Hermel, F. Mehrez, Sylvie Rosier-Lees LAPP (Laboratoire d’Annecy le.
07 October 2004 Hayet KEBBATI -1- Data Flow Reduction and Signal Sparsification in MAPS Hayet KEBBATI (GSI/IReS)
LCFI Collaboration Status Report LCUK Meeting Oxford, 29/1/2004 Joel Goldstein for the LCFI Collaboration Bristol, Lancaster, Liverpool, Oxford, QMUL,
QIE10 Issues Tom Zimmerman Fermilab Oct. 28,
Pixel hybrid status & issues Outline Pixel hybrid overview ALICE1 readout chip Readout options at PHENIX Other issues Plans and activities K. Tanida (RIKEN)
September 8-14, th Workshop on Electronics for LHC1 Channel Control ASIC for the CMS Hadron Calorimeter Front End Readout Module Ray Yarema, Alan.
Fully depleted MAPS: Pegasus and MIMOSA 33 Maciej Kachel, Wojciech Duliński PICSEL group, IPHC Strasbourg 1 For low energy X-ray applications.
Development of an ASIC for reading out CCDS at the vertex detector of the International Linear Collider Presenter: Peter Murray ASIC Design Group Science.
Performance limits of a 55  m pixel CdTe detector G.Pellegrini, M. Lozano, R. Martinez, M. Ullan Centro Nacional de Microelectronica, Barcelona, 08193,
CMS Upgrade Workshop – Nov 20, H C A L Upgrade Workshop CMS HCAL Working Group FE Electronics: New QIE Nov 20, 2007 People interested in QIE10 development:
VIP1: a 3D Integrated Circuit for Pixel Applications in High Energy Physics Jim Hoff*, Grzegorz Deptuch, Tom Zimmerman, Ray Yarema - Fermilab *
Beam Tests of 3D Vertically Interconnected Prototypes Matthew Jones (Purdue University) Grzegorz Deptuch, Scott Holm, Ryan Rivera, Lorenzo Uplegger (FNAL)
Thin Silicon R&D for LC applications D. Bortoletto Purdue University Status report Hybrid Pixel Detectors for LC.
NUMI Off Axis NUMI Off Axis Workshop Workshop Argonne Meeting Electronics for RPCs Gary Drake, Charlie Nelson Apr. 25, 2003 p. 1.
Development of the Readout ASIC for Muon Chambers E. Atkin, I. Bulbalkov, A. Voronin, V. Ivanov, P. Ivanov, E. Malankin, D. Normanov, V. Samsonov, V. Shumikhin,
The BTeV Pixel Detector David Christian Fermilab June 17, 2010.
March 9, 2005 HBD CDR Review 1 HBD Electronics Preamp/cable driver on the detector. –Specification –Schematics –Test result Rest of the electronics chain.
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
Technology Overview or Challenges of Future High Energy Particle Detection Tomasz Hemperek
UK Activities on pixels. Adrian Bevan 1, Jamie Crooks 2, Andrew Lintern 2, Andy Nichols 2, Marcel Stanitzki 2, Renato Turchetta 2, Fergus Wilson 2. 1 Queen.
BTeV Hybrid Pixels David Christian Fermilab July 10, 2006.
The development of the readout ASIC for the pair-monitor with SOI technology ~irradiation test~ Yutaro Sato Tohoku Univ. 29 th Mar  Introduction.
ASIC Activities for the PANDA GSI Peter Wieczorek.
B. Hall 17 Aug 2000BTeV Front End Readout & LinksPage 1 BTeV Front End Readout & Links.
Fermilab Silicon Strip Readout Chip for BTEV
Pixel detector development: sensor
DCal A Custom Integrated Circuit for Calorimetry at the International Linear Collider.
1 Front-End R and D in HEP (Room temperature and Cryogenic Temperature) Mains analog blocks Charge Sensitive Amplifier Shapers Buffer  ILC (DHCAL et ECAL)
WG3 – STRIP R&D ITS - COMSATS P. Riedler, G. Contin, A. Rivetti – WG3 conveners.
-1-CERN (11/24/2010)P. Valerio Noise performances of MAPS and Hybrid Detector technology Pierpaolo Valerio.
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
ARGONNE NATIONAL LAB G. Drake Electronics for Next-Generation Telescopes Oct. 21, 2005 p. 1.
Ideas for Super LHC tracking upgrades 3/11/04 Marc Weber We have been thinking and meeting to discuss SLHC tracking R&D for a while… Agenda  Introduction:
5 May 2006Paul Dauncey1 The ILC, CALICE and the ECAL Paul Dauncey Imperial College London.
VMM Update Front End ASIC for the ATLAS Muon Upgrade V. Polychronakos BNL RD51 - V. Polychronakos, BNL10/15/131.
PArISROC Photomultiplier Array Integrated in Sige Read Out Chip Selma Conforti Frédéric Dulucq Christophe de La Taille Gisèle Martin-Chassard Wei
The BTeV Pixel Detector and Trigger System Simon Kwan Fermilab P.O. Box 500, Batavia, IL 60510, USA BEACH2002, June 29, 2002 Vancouver, Canada.
B => J/     Gerd J. Kunde PHENIX Silicon Endcap  Mini-strips (50um*2mm – 50um*11mm)  Will not use ALICE chip  Instead custom design based on.
Andrei Nomerotski 1 Andrei Nomerotski, University of Oxford for LCFI collaboration LCWS2008, 17 November 2008 Column Parallel CCD and Raw Charge Storage.
VICTR Vertically Integrated CMS TRacker Concept Demonstration ASIC
Charge sensitive amplifier
CTA-LST meeting February 2015
Jan Soldat, Heidelberg University for the DSSC ASIC design groups
Silicon Pixel Detector for the PHENIX experiment at the BNL RHIC
Status of n-XYTER read-out chain at GSI
TPC electronics Atsushi Taketani
BESIII EMC electronics
RPC Front End Electronics
Presented by T. Suomijärvi
TOF read-out for high resolution timing
PHENIX forward trigger review
The LHCb Front-end Electronics System Status and Future Development
Presentation transcript:

ASIC R&D at Fermilab R. Yarema October 30, 2003

Long Range Planning Committee2 ASICs are Critical to Most Detector Systems SVX4 – CDF & DO VLPC readout - DO Pixel readout - BTEV Silicon strip readout - BTEVPMT & HPD - CMSControl ASIC - CMS

October 30, 2003Long Range Planning Committee3 Detector and ASIC Development Detector R&D often begins first without a clear idea of how to read out the detector. –“What kind of chip do you have that might be used to readout signals from a ……. detector??” ASIC R&D usually begins later –Virtually every progress review involving a chip says that not enough time is allotted for ASIC development Chip demands keep increasing Specifications keep changing Processes keep changing Development starts too late –An ASIC is frequently on the critical path Detector and ASIC development need to proceed in parallel.

October 30, 2003Long Range Planning Committee4 New ASIC efforts at Fermilab Charge Digitizer (QIE) for BTEV PMTs –For PMT readout (negative current input) –Desire 0.15% resolution, dynamic range of 65,000:1 –Auto ranging current splitter with precision integrators and embedded ADC –Device planned to have 8 binary weighted ranges and an 8 bit FADC –132 ns clock –Pipelined operation with latency of 3 or 4 clock cycles –Controlled impedance input for cable termination (50 ohms) –Design in early stages –Submission targeted for early ’04 in AMS 0.8u BiCMOS

October 30, 2003Long Range Planning Committee5 TDC for BTEV –Multi-channel TDC, 8 or 16 channels –1 nsec resolution –Data scarification (read only hit channels) –132 nsec beam crossing –Include various miscellaneous functions –Radiation tolerant design (TID, SEU) in 0.25 µ Resonant Mode Converter Chip (RMCC) –Useful for LC detector R&D, BTEV, Off-axis neutrinos, etc –Integrated Cockcroft-Walton based voltage control chip with internal reference, DAC, ADC and op amps. –Serial programming interface with 12 bit DAC. –12 bit ADC for voltage and temperature read back. –Polarity programmable with pin selection. – V –Up to 5KV possible, higher with special drive circuit –Low ripple –Provides relatively inexpensive single channel voltage control and read back for high voltage applications.

October 30, 2003Long Range Planning Committee6 Future ASIC R&D Projects Very Deep Submicron CMOS technology (0.13 to 0.09 µm) –In the last 12 years, designs have moved from 3.0 µ to 0.25 µ feature sizes. (SVX => SVX2 => SVX3 => SVX4) –Move to smaller feature sizes will inevitably occur. Processes will become obsolete Need for higher resolution detectors –Move offers challenges Lower voltage range, less analog voltage range Different approach to radiation hardness, new libraries Cost management, masks are extremely expensive ($500K/set) International collaborations for qualifying processes –Move requires substantial effort and time- start soon.

October 30, 2003Long Range Planning Committee7 APD Readout Chip (readout chip for small signals) –Multiple channel (64?) readout device for applications like Neutrino Off-Axis Detector and LC Calorimeter R&D. –Must operate with low input signals (2000 e). –Have performed test with in-house designed chip (MASDA) for amorphous silicon detectors, which shows low noise operation is possible. –APDs are cooled to –40°C to reduce dark current. –New design to be optimized for APDs with minimum S/N=10.

October 30, 2003Long Range Planning Committee8 Readout Chip for RPCs and GEMs –Possible application in Linear Collider and Neutrino Off-Axis Detector. –Single chip with different front end amplifiers for different detectors. –Multi-channel device (8-32 channels, size mostly related to RPC layout). –One bit ADC –Timestamp each hit. –Store hits in local buffers, read out periodically. –Non-triggered system Read out timestamps and channel ID into trigger processor Use timestamps to construct hits Works well for low event rates and low noise rates

October 30, 2003Long Range Planning Committee9 Multi-channel Mini-strip Readout ASIC –Designed for silicon strip upgrades requiring higher luminosity such as SLHC and Phenix (work for others). Design for Cin = 0.2 – 1 pf (50 x um cells) High channel count, e.g. 512 ch/chip Relaxed bump bonding pitch –Challenges Chip power distribution Back side current connection for lower noise Cooling –Borrow from experience on SVX4 and FPIX2

October 30, 2003Long Range Planning Committee10 CCD and Monolithic Active Pixel Sensors (MAPS) –Alternate technologies for future detectors –ASIC for CCD projects like the Linear Collider 20 x 20 um cells Radiation concerns (~10 Krads) Mhz readout on 8-30 readout amplifiers/CCD Internal 8 bit FADC Cluster processing –MAPS hold great potential for HEP and space Combined detector and readout chip with ADCs Very small pixel cells (3 um x 3 um) Low mass (thin to 50 um) –MASDA Amorphous silicon detector with integrated transistors for medical imaging – low noise, high resolution, slow readout.

October 30, 2003Long Range Planning Committee11 ASIC Design Group Particle Physics Division –Electrical Engineering Department -70 Board level and other hardware design ASIC Design –ASIC designers - 5 »Full custom analog »Full custom mixed signal –Testing – group of 5 »Wafer and robotic testing of packaged parts »Radiation studies

October 30, 2003Long Range Planning Committee12 Summary ASICs have been and will continue to be critical to new detector development. ASIC development is costly in terms of tools and chip fabrication. ASIC R&D is needed to keep pace with new process features and design challenges. ASIC R&D needs to be adequately funded and proceed along with detector development